Measurements and analyses of substrate noise waveform in mixed-signal IC environment

被引:61
|
作者
Nagata, M [1 ]
Nagai, J [1 ]
Morie, T [1 ]
Iwata, A [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
mixed analog-digital integrated circuits; substrate coupling; substrate Noise measurements; signal integrity;
D O I
10.1109/43.848088
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A transition-controllable noise source is developed in a 0.4-mu m P-substrate N-well CMOS technology. This noise source can generate substrate noises with controlled transitions in size, interstage delay and direction for experimental studies on substrate noise properties in a mixed-signal integrated circuit environment. Substrate noise measurements of 100 ps, 100-mu V resolution are performed by indirect sensing that uses the threshold voltage shift in a latch comparator and by direct probing that uses a PMOS source follower. Measured waveforms indicate that peaks reflecting logic transition frequencies have a time constant that is more than ten times larger than the switching time. Analyses with equivalent circuits confirm that charge transfer between the entire parasitic capacitance in digital circuits and an external supply through parasitic impedance to supply/return paths dominates the process, and the resultant return bounce appears as the substrate noise.
引用
收藏
页码:671 / 678
页数:8
相关论文
共 50 条
  • [1] Measurements and analyses of substrate noise waveform in mixed signal IC environment
    Hiroshima Univ, Higashi-Hiroshima, Japan
    Proc Custom Integr Circuits Conf, (575-578):
  • [2] Measurements and analyses of substrate noise waveform in mixed signal IC environment
    Nagata, M
    Kashima, Y
    Tamura, D
    Morie, T
    Iwata, A
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 575 - 578
  • [3] The substrate noise detector for noise tolerant mixed-signal IC
    Kang, BT
    Vijaykrishnan, N
    Irwiri, MJ
    Duarte, D
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 279 - 280
  • [4] Modeling digital substrate noise injection in mixed-signal IC's
    Charbon, E
    Miliozzi, P
    Carloni, LP
    Ferrari, A
    Sangiovanni-Vincentelli, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (03) : 301 - 310
  • [5] A scalable substrate noise coupling model for design of mixed-signal IC's
    Samavedam, A
    Sadate, A
    Mayaram, K
    Fiez, TS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) : 895 - 904
  • [6] Modeling of wave behavior of substrate noise coupling for mixed-signal IC design
    Veronis, G
    Lu, YC
    Dutton, RW
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 303 - 308
  • [7] Schematic-driven substrate noise coupling analysis in mixed-signal IC designs
    Birrer, Patrick
    Arunachalam, Sasi Kumar
    Held, Martin
    Mayaram, Kartikeya
    Fiez, Terri S.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (12) : 2578 - 2587
  • [8] Noise considerations for mixed-signal RF IC transceivers
    Kiaei, S
    Allstot, D
    Hansen, K
    Verghese, NK
    WIRELESS NETWORKS, 1998, 4 (01) : 41 - 53
  • [9] Substrate noise coupling in mixed-signal ICs
    Mahin, MM
    Yuan, JS
    Whittakar, A
    Chian, M
    Ports, K
    PROCEEDINGS IEEE SOUTHEASTCON '98: ENGINEERING FOR A NEW ERA, 1998, : 166 - 169
  • [10] Mixed-signal IC design guide to enhance substrate noise immunity in bulk silicon technology
    Valorge, Olivier
    Calmon, Francis
    Andrei, Cristian
    Gontrand, Christian
    Dautriche, Pierre
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (02) : 185 - 196