High-level leakage (anamalous) currents in worst-bit cells of dynamic random-access memory (DRAM) devices, i,e,, in the tail region of the cumulative probability of the data retention time distribution, are analyzed by utilizing device simulation. Deep-traps are assumed to be located near the metallurgical junction, and the anomalous current is evaluated as a function of the number of traps as well as a function of energy level (E-t) and capture cross-section (sigma). Calculated leakage currents are compared with measured data. It is found that: I) acceptor-type deep traps located in an n-region, as well as donor-type deep-traps in a p-region, can generate the high-level current flowing through pn junctions; 2) heavy-metal contamination in the order of 10(3) atoms/cell can generate the high-level current when E-t is situated near the center in the energy gap and sigma is around 10(-15) cm(2) and 3) current induced by point defects is two to sit orders of magnitude lower than that induced bg the heavy-metal contamination, Several sets of material constants are examined for obtaining the best fit between the calculated current and measured data. This examination theoretically predicts Zn and Au atoms (in the order of 10(3) per unit cell) as the origins of the anomalous current in worst-bit cells.