A wafer-scale 3-D circuit integration technology

被引:184
作者
Burns, James A. [1 ]
Aull, Brian F. [1 ]
Chen, Chenson K. [1 ]
Chen, Chang-Lee [1 ]
Keast, Craig L. [1 ]
Knecht, Jeffrey M. [1 ]
Suntharalingam, Vyshnavi [1 ]
Warner, Keith [1 ]
Wyatt, Peter W. [1 ]
Yost, Donna-Ruth W. [1 ]
机构
[1] MIT, Lincoln Lab, Lexington, MA 02420 USA
关键词
integrated circuit design; integrated circuit fabrication; integrated circuit interconnections; integrated circuit packaging; monolithic integrated circuits; three-dimensional (3-D) integrated circuits; wafer bonding; wafer-scale integration;
D O I
10.1109/TED.2006.882043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rationale and development of a wafer-scale three-dimensional (3-D) integrated circuit technology are described. The essential elements of the 3-D technology are integrated circuit fabrication on silicon-on-insulator wafers, precision wafer-wafer alignment using an in-house-developed alignment system, low-temperature wafer-wafer bonding to transfer and stack active circuit layers, and interconnection of the circuit layers with dense-vertical connections with sub-Omega 3-D via resistances. The 3-D integration process is described as well as the properties of the four enabling technologies. The wafer-scale 3-D technology imposes constraints on the placement of the first lithographic level in a wafer-stepper process. Control of wafer distortion and wafer bow is required to achieve submicrometer vertical vies. Three-tier digital and analog 3-D circuits were designed and fabricated. The performance characteristics of a 3-D ring oscillator, a 1024 x 1024 visible imager with an 8-mu m pixel pitch, and a 64 x 64 Geiger-mode laser radar chip are described.
引用
收藏
页码:2507 / 2516
页数:10
相关论文
共 20 条
  • [1] 3-DIMENSIONAL IC TRENDS
    AKASAKA, Y
    [J]. PROCEEDINGS OF THE IEEE, 1986, 74 (12) : 1703 - 1714
  • [2] [Anonymous], P PAP IEEE INT SOL S
  • [3] Aull B, 2006, P 2006 INT SOL STAT, P304
  • [4] Aull B. F., 1998, 56th Annual Device Research Conference Digest (Cat. No.98TH8373), P58, DOI 10.1109/DRC.1998.731120
  • [5] Burns J., 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P268, DOI 10.1109/ISSCC.2001.912632
  • [6] Burns J., 2000, 2000 IEEE International SOI Conference. Proceedings (Cat. No.00CH37125), P20, DOI 10.1109/SOI.2000.892749
  • [7] BURNS J, 2001, P IEEE INT SOI C, P113
  • [8] Three dimensional CMOS integrated circuits on large grain polysilicon films
    Chan, VWC
    Chan, PCH
    Chan, M
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 161 - 164
  • [9] Fukushima T, 2005, INT EL DEVICES MEET, P359
  • [10] Substrate removal and BOX thinning effects on total dose response of FDSOI NMOSFET
    Gouker, P
    Burns, J
    Wyatt, P
    Warner, K
    Austin, E
    Milanowski, R
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2003, 50 (06) : 1776 - 1783