Gate leakage tolerant circuits in deep sub-100nm CMOS technologies

被引:0
|
作者
Kang, SM [1 ]
Yang, G [1 ]
Wang, ZD [1 ]
机构
[1] Univ Calif Santa Cruz, Dept Elect Engn, Santa Cruz, CA 95064 USA
关键词
D O I
10.1117/12.530278
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The leakage power consumption in deep sub-100nm CMOS systems is projected to become a significant part of the total power dissipation. Although the dual Vt CMOS process helps reduce the subthreshold leakage current, the gate leakage problem poses a significant design challenge. We introduce gate leakage tolerant circuits. We describe two new circuit techniques to suppress gate leakage currents in dual Vt Domino circuits. In standby mode, proposed circuits generate low inputs and low outputs for all Domino stages to suppress gate leakage currents in the NMOS logic tree. Simulation results using 45nm BSIM4 SPICE models for 32-bit adders show that adders using the two proposed circuits can reduce the standby gate leakage by 66% and 90%, respectively. Proposed adders have 7% active power overhead to achieve the same speed as single Vt domino adder and the area penalty is minimal with careful layout.
引用
收藏
页码:56 / 66
页数:11
相关论文
共 50 条
  • [21] Design of sub-100nm SOI CMOS for RF Switch Application
    Sajjadi, Ali
    Woo, J. C. S.
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [22] Ultra shallow junction doping technology for sub-100nm CMOS
    Mizuno, B
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 26 - 28
  • [23] Design of sub-100nm CMOSFETs: Gate dielectrics and channel engineering
    Song, S
    Kim, WS
    Lee, JS
    Choe, TH
    Choi, JH
    Kang, MS
    Chung, UI
    Lee, NI
    Fujihara, K
    Kang, HK
    Lee, SI
    Lee, MY
    2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 190 - 191
  • [24] Effect of Channel Length on NBTI in Sub-100nm CMOS Technology
    Jin, Lei
    Xu, Mingzhen
    2008 2ND IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1-3, 2008, : 597 - 600
  • [25] Low leakage, ultra-thin gate oxides for extremely high performance sub-100nm nMOSFETs
    Timp, G
    Agarwal, A
    Baumann, FH
    Boone, T
    Buonanno, M
    Cirelli, R
    Donnelly, V
    Foad, M
    Grant, D
    Green, M
    Gossmann, H
    Hillenius, S
    Jackson, J
    Jacobson, D
    Kleiman, R
    Kornblit, A
    Klemens, F
    Lee, JTC
    Mansfield, W
    Moccio, S
    Murrell, A
    O'Malley, M
    Rosamilia, J
    Sapjeta, J
    Silverman, P
    Sorsch, T
    Tai, WW
    Tennant, D
    Vuong, H
    Weir, B
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 930 - 932
  • [26] Vertical pass transistor design for sub-100nm DRAM technologies
    McStay, K
    Chidambarrao, D
    Mandelman, J
    Beintner, J
    Tews, H
    Weybright, M
    Wang, G
    Li, Y
    Hummler, K
    Divakaruni, R
    Bergner, W
    Crabbé, E
    Bronner, G
    Mueller, W
    2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 180 - 181
  • [27] 2D analysis of bottom gate misalignment and process tolerant for sub-100nm symmetric double-gate MOSFETs
    Shen, J
    Man, TY
    Chan, M
    2003 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2003, : 201 - 204
  • [28] Sub-100nm gate length metal gate NMOS transistors fabricated by a replacement gate process
    Chatterjee, A
    Chapman, RA
    Dixit, G
    Kuehne, J
    Hattangady, S
    Yang, H
    Brown, GA
    Aggarwal, R
    Erdogan, U
    He, Q
    Hanratty, M
    Rogers, D
    Murtaza, S
    Fang, SJ
    Kraft, R
    Rotondaro, ALP
    Hu, JC
    Terry, M
    Lee, W
    Fernando, C
    Konecni, A
    Wells, G
    Frystak, D
    Bowen, C
    Rodder, M
    Chen, IC
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 821 - 824
  • [29] Requirements and challenges in ion implanters for sub-100nm CMOS device fabrication
    Jeong, U
    Zhao, ZY
    Guo, BN
    Li, GC
    Mehta, S
    APPLICATION OF ACCELERATORS IN RESEARCH AND INDUSTRY, 2003, 680 : 697 - 700
  • [30] A lithography independent gate definition technology for fabricating sub-100nm devices
    Zhang, SD
    Han, RQ
    Liu, XY
    Guan, XD
    Li, T
    Zhang, DC
    PROCEEDINGS 2001 IEEE HONG KONG ELECTRON DEVICES MEETING, 2001, : 81 - 84