Design of a Nanometric CMOS Memory Cell for Hardening to a Single Event With a Multiple-Node Upset

被引:38
作者
D'Alessio, Marco [1 ]
Ottavi, Marco [1 ]
Lombardi, Fabrizio [2 ]
机构
[1] Univ Roma Tor Vergata, Dept Elect Engn, I-00133 Rome, Italy
[2] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
Fault tolerance; memory; radiation hardening; NM CMOS; CHARGE;
D O I
10.1109/TDMR.2012.2206814
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanometric CMOS is likely to experience the occurrence of a single event causing a multiple-node upset. This paper presents a novel memory cell design as variant of the DICE cell (that is tolerant to only a single event with a single-node upset). The proposed design is referred to as TDICE and uses transistors to block the paths that connect a node to the next node in the feedback loop of the memory cell circuit. The use of these transistors hardens the cell to tolerate a single event with a multiple-node upset at a large value of critical charge. Extensive simulation results are provided to assess TDICE with respect to traditional circuit figures of merit such as area, power consumption, and delay as well as PVT variations. The simulation results show that, at the expense of an increased area for the additional transistors, TDICE shows a nearly complete tolerance to a single event with a multiple-node upset.
引用
收藏
页码:127 / 132
页数:6
相关论文
共 15 条
[1]   Directional sensitivity of single event upsets in 90 nm CMOS due to charge sharing [J].
Amusan, Oluwole A. ;
Massengill, Lloyd W. ;
Baze, Mark P. ;
Bhuva, Bharat L. ;
Witulski, Arthur F. ;
DasGupta, Sandeepan ;
Sternberg, Andrew L. ;
Fleming, Patrick R. ;
Heath, Christopher C. ;
Alles, Michael L. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) :2584-2589
[2]   Charge collection and charge sharing in a 130 nm CMOS technology [J].
Amusan, Oluwole A. ;
Witulski, Arthur F. ;
Massengill, Lloyd W. ;
Bhuva, Bharat L. ;
Fleming, Patrick R. ;
Alles, Michael L. ;
Sternberg, Andrew L. ;
Black, Jeffrey D. ;
Schrimpf, Ronald D. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) :3253-3258
[3]  
Baumann R. C., 2001, IEEE Transactions on Device and Materials Reliability, V1, P17, DOI 10.1109/7298.946456
[4]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[5]   SEU critical charge and sensitive area in a submicron CMOS technology [J].
Detcheverry, C ;
Dachs, C ;
Lorfevre, E ;
Sudre, C ;
Bruguier, G ;
Palau, JM ;
Gasiot, J ;
Ecoffet, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (06) :2266-2273
[6]   Basic mechanisms and modeling of single-event upset in digital microelectronics [J].
Dodd, PE ;
Massengill, LW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2003, 50 (03) :583-602
[7]   Impact of CMOS technology scaling on the atmospheric neutron soft error rate [J].
Hazucha, P ;
Svensson, C .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (06) :2586-2594
[8]   Statistical compact modeling of variations in nano MOSFETs [J].
Lin, Chung-Hsun ;
Dunga, Mohan V. ;
Lu, Darsen ;
Niknejad, Ali M. ;
Hu, Chenming .
2008 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, :165-166
[9]  
Lin S, 2011, 2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), P320, DOI 10.1109/ICCD.2011.6081418
[10]   Soft-Error Hardening Designs of Nanoscale CMOS Latches [J].
Lin, Sheng ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, :41-46