Low-Power Programmable FPGA Routing Circuitry

被引:26
作者
Anderson, Jason H. [1 ]
Najm, Farid N. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
Field-programmable gate arrays (FPGAs); interconnect; leakage; optimization; power; DEEP-SUBMICROMETER;
D O I
10.1109/TVLSI.2009.2017443
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We consider circuit techniques for reducing field-programmable gate-array (FPGA) power consumption and propose a family of new FPGA routing switch designs that are programmable to operate in three different modes: high-speed, low-power, or sleep. High-speed mode provides similar power and performance to traditional FPGA routing switches. In low-power mode, speed is curtailed in order to reduce power consumption. Leakage is reduced by 28%-52% in low-power versus high-speed mode, depending on the particular switch design selected. Dynamic power is reduced by 28%-31% in low-power mode. Leakage power in sleep mode, which is suitable for unused routing switches, is 61%-79% lower than in high-speed mode. Each of the proposed switch designs has a different power/area/speed tradeoff. All of the designs require only minor changes to a traditional routing switch and involve relatively small area overhead, making them easy to incorporate into current commercial FPGAs. The applicability of the new switches is motivated through an analysis of timing slack in industrial FPGA designs. It is observed that a considerable fraction of routing switches may be slowed down ( operate in low-power mode), without impacting overall design performance.
引用
收藏
页码:1048 / 1060
页数:13
相关论文
共 34 条
  • [11] BETZ V, 1998, THESIS U TORONTO TOR
  • [12] Calhoun BH, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P104
  • [13] Low leakage circuit design for FPGAs
    Ciccarelli, L
    Lodi, A
    Canegallo, R
    [J]. PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 715 - 718
  • [14] Gayasen A, 2004, LECT NOTES COMPUT SC, V3203, P145
  • [15] GAYESEN A, 2004, P ACM SIGDA INT S FI, P51
  • [16] George Varghese., 2001, Low-Energy FPGAs Architecture and Design: Architecture and Design
  • [17] Hutton M., 2002, FPGA 2002. Tenth ACM International Symposium on Field-Programmable Gate Arrays, P3, DOI 10.1145/503048.503050
  • [18] *ITRS, 2002, INT TECHN ROADM SEM
  • [19] Kim CH, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P6
  • [20] High-performance and low-power challenges for sub-70nm microprocessor circuits (Invited paper)
    Krishnamurthy, RK
    Alvandpour, A
    De, V
    Borkar, S
    [J]. PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 125 - 128