A Phase Domain Approach for Mitigation of Self-Interference in Wireless Transceivers

被引:31
作者
Eliezer, Oren Eytan [1 ]
Staszewski, Robert Bogdan [1 ]
Bashir, Imran [1 ]
Bhatara, Sumeer [1 ]
Balsara, Poras T. [2 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75243 USA
[2] Univ Texas Dallas, Richardson, TX 75080 USA
关键词
All-digital PLL (ADPLL); Digital RF Processor (DRP); interference mitigation; jitter; phase trajectory error (PTE); self-interference; system-on-chip (SoC);
D O I
10.1109/JSSC.2009.2014941
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel approach for mitigation of self-interference in highly-integrated wireless transceivers is presented. Several examples of possible applications of this approach in a wireless cellular transceiver system-on-chip (SoC) are listed, and the application of one example is presented in detail. Mathematical analysis, simulation results, measurements, and implementation details are provided for the demonstrated technique, which was designed to minimize jitter induced onto the reference clock of a GSM transceiver's PLL. Excessive jitter on this clock, caused by multiple RF aggressors centered at harmonics of it, creates amplified in-band phase-noise at the RF output of the FILL, resulting in failures in the transmitter's performance. The identification of this highly complex interference mechanism, which represents a significant part of this work, is discussed in detail, as is the implemented solution. The presented phase-adjustment technique, leveraging specific features of the digitally intensive PLL and available digital-signal-processing resources, is demonstrated in a GSM system-on-chip (SoC) based on the Digital RF Processor (DRP (TM)) technology in 90 nm CMOS. As it does not involve dedicated hardware, nor does it noticeably increase the current consumption, it represents a cost-free solution in the final product.
引用
收藏
页码:1436 / 1453
页数:18
相关论文
共 18 条
[1]  
*3 GEN PARTN PROJ, 2004, 0505 3GPP TS GSM EDG
[2]  
[Anonymous], 2006, ALL DIGITAL FREQUENC
[3]  
Bronckers S., 2008, 2008 IEEE Radio Frequency Integrated Circuits Symposium, P475, DOI 10.1109/RFIC.2008.4561480
[4]   A spread-spectrum clock generator with triangular modulation [J].
Chang, HH ;
Hua, IH ;
Liu, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (04) :673-676
[5]  
Checka N, 2005, IEEE CUST INTEGR CIR, P473
[6]  
ELIEZER O, 2008, P RFIC S JUN, P17
[7]  
Eliezer O., 2006, 2006 IEEE DALLAS CAS, P59
[8]   Built-in self testing of a DRP-based GSM transmitter [J].
Eliezer, Oren ;
Bashir, Imfan ;
Staszewski, R. Bogdan ;
Balsara, Poras T. .
2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, :339-+
[9]   A general theory of phase noise in electrical oscillators [J].
Hajimiri, A ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) :179-194
[10]   A digitally controlled oscillator system for SAW-less transmitters in cellular handsets [J].
Hung, CM ;
Staszewski, RB ;
Barton, N ;
Lee, MC ;
Leipold, D .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (05) :1160-1170