Inversed Temperature Dependence Aware Clock Skew Scheduling for Sequential Circuits

被引:0
作者
Long, Jieyi [1 ]
Memik, Seda Ogrenci [1 ]
机构
[1] Northwestern Univ, Dept EECS, Evanston, IL 60208 USA
来源
2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010) | 2010年
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We present an Inversed Temperature Dependence (ITD) aware clock skew scheduling framework. Specifically, we demonstrate how our framework can assist dual-Vth assignment in preventing timing violations arising due to ITD effect. We formulate the ITD aware synthesis problem and prove that it is NP-Hard. Then, we propose an algorithm for synergistic temperature aware clock skew scheduling and dual-Vth assignment. Experiments on ISCAS89 benchmarks reveal that several circuits synthesized by the traditional high-temperature corner based flow with a commercial tool exhibit timing violations in the low temperature range while all circuits generated using our methodology for the same timing constraints have guaranteed timing.
引用
收藏
页码:1657 / 1660
页数:4
相关论文
共 50 条
[41]   Temperature-Compensated Clock Skew Adjustment [J].
Maria Castillo-Secilla, Jose ;
Manuel Palomares, Jose ;
Olivares, Joaquin .
SENSORS, 2013, 13 (08) :10981-11006
[42]   Register Relocation to Optimize Clock Network for Multi-Domain Clock Skew Scheduling [J].
Yang, Liang ;
Fan, Baoxia ;
Cong, Ming ;
Zhao, Jiye .
2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, :3180-3183
[43]   Skew scheduling and clock routing for improved tolerance to process variations [J].
Venkataraman, Ganesh ;
Sze, C. N. ;
Hu, Jiang .
ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, :594-599
[44]   An Efficient Method for Clock Skew Scheduling to reduce Peak Current [J].
Vijayakumar, Arunkumar ;
Patil, Vinay C. ;
Kundu, Sandip .
2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, :505-510
[45]   Efficient clock skew scheduling and delay extraction for slack optimization [J].
Department of Computer Science and Technology, Peking University, Beijing 100871, China ;
不详 .
Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2008, 10 (1288-1296)
[46]   A fast incremental clock Skew scheduling algorithm for slack optimization [J].
Wang, Kui ;
Fang, Hao ;
Xu, Hu ;
Cheng, Xu .
2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, :440-445
[47]   An Efficient Algorithm for Multi-Domain Clock Skew Scheduling [J].
Zhi, Yanling ;
Luk, Wai-Shing ;
Zhou, Hai ;
Yan, Changhao ;
Zhu, Hengliang ;
Zeng, Xuan .
2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, :1364-1369
[48]   Power supply noise suppression via clock skew scheduling [J].
Lam, WCD ;
Koh, CK ;
Tsao, CWA .
PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, :355-360
[49]   Early planning for clock Skew scheduling during register binding [J].
Ni, Min ;
Memik, Seda Ogrenci .
IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, :429-434
[50]   Thermal aware clock tree optimization with balanced clock skew in 3D ICs [J].
Cho, Kyungin ;
Jang, Cheoljon ;
Song, Jiho ;
Kim, Sangdeok ;
Chong, Jongwha .
18TH IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE 2014), 2014,