共 50 条
- [31] Optimal Prescribed-Domain Clock Skew Scheduling [J]. 2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 523 - 527
- [32] Glitch Power Reduction via Clock Skew Scheduling [J]. 2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 505 - 510
- [34] Optimal clock skew scheduling tolerant to process variations [J]. 33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 623 - 628
- [35] Optimal Multi-Domain Clock Skew Scheduling [J]. PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 152 - 157
- [36] Soft clock skew scheduling for variation-tolerant signal processing circuits: A case study of viterbi decoders [J]. ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 749 - +
- [39] Retiming aware clustering for sequential circuits [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 391 - 394
- [40] CSAM: A clock skew-aware aging mitigation technique [J]. MICROELECTRONICS RELIABILITY, 2015, 55 (01) : 282 - 290