Current Reference Pre-Charging Techniques for Low-Power Zero-Crossing Pipeline-SAR ADCs

被引:16
作者
Kuppambatti, Jayanth [1 ]
Kinget, Peter R. [1 ]
机构
[1] Columbia Univ, Dept Elect Engn, New York, NY 10027 USA
基金
美国国家科学基金会;
关键词
CMOS integrated circuits; pipeline; reference pre-charging; SAR; zero-crossing; MS/S;
D O I
10.1109/JSSC.2014.2299632
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Current pre-charging techniques are introduced to generate the reference in MDACs of pipeline ADCs. They are specifically applied to zero-crossing-based (ZCB) pipeline-SAR ADCs in this paper. The proposed reference pre-charge technique relaxes power and area requirements for reference voltage generation and distribution in ZCB Pipeline ADCs, by eliminating power-hungry low-impedance reference voltage buffers. Dynamic reference loading (DRL), a variant of current reference pre-charging, is further proposed to reduce the loading due to the reference capacitors leading to improvements in the ADC noise performance. A proof-of-principle reference pre-charged DRL ZCB Pipelined-SAR ADC, implemented in 65 nm CMOS, shows an SFDR/SNR/SNDR of 77 dB/70 dB/66 dB at 25 MHz, while consuming 4.8 mW at 50 MS/s for an FOM of 57 fJ/step. The ADC does not require any additional power and/or area for reference voltage generation and distribution.
引用
收藏
页码:683 / 694
页数:12
相关论文
共 30 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]  
[Anonymous], ISSCC
[3]   A CMOS bandgap reference circuit with sub-1-V operation [J].
Banba, H ;
Shiga, H ;
Umezawa, A ;
Miyaba, T ;
Tanzawa, T ;
Atsumi, S ;
Sakui, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :670-674
[4]   HISTOGRAM MEASUREMENT OF ADC NONLINEARITIES USING SINE WAVES [J].
BLAIR, J .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1994, 43 (03) :373-383
[5]   A zero-crossing-based 8-bit 200 MS/s pipelined ADC [J].
Brooks, Lane ;
Lee, Hae-Seung. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) :2677-2687
[6]   A 12b, 50 MS/s, Fully Differential Zero-Crossing Based Pipelined ADC [J].
Brooks, Lane ;
Lee, Hae-Seung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3329-3343
[7]  
Cao Z., 2008, Solid-State Circuits Conference,ISSCC Digest of Technical Papers, P542
[8]   A 14mW 2.5MS/s 14bit sigma-delta modulator using pseudo-differential split-path cascode amplifiers [J].
Cao, Zhiheng ;
Song, Tongyu ;
Yan, Shouli .
PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, :49-52
[9]   A Zero-Crossing Based 12b 100MS/s Pipelined ADC with Decision Boundary Gap Estimation Calibration [J].
Chu, Jack ;
Brooks, Lane ;
Lee, Hae-Seung .
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, :237-+
[10]  
Chun-Cheng Liu, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P386, DOI 10.1109/ISSCC.2010.5433970