Pixel-Parallel 3-D Integrated CMOS Image Sensors With Pulse Frequency Modulation A/D Converters Developed by Direct Bonding of SOI Layers

被引:18
作者
Goto, Masahide [1 ]
Hagiwara, Kei [1 ]
Iguchi, Yoshinori [1 ]
Ohtake, Hiroshi [1 ]
Saraya, Takuya [2 ]
Kobayashi, Masaharu [2 ]
Higurashi, Eiji [2 ]
Toshiyoshi, Hiroshi [2 ]
Hiramoto, Toshiro [2 ]
机构
[1] NHK Sci & Technol Res Labs, Tokyo 1578510, Japan
[2] Univ Tokyo, Tokyo 1538505, Japan
关键词
3-D integrated circuits; analog-digital conversion; CMOS image sensors; integrated circuit interconnections; photodiodes (PDs); silicon-on-insulator (SOI); wafer bonding; DYNAMIC-RANGE;
D O I
10.1109/TED.2015.2425393
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have developed for the first time a 3-D integrated CMOS image sensor with pixel-parallel analog-to-digital converters (ADCs). Photodiode (PD) and inverter layers are prepared on separate silicon-on-insulator layers and directly bonded with damascened Au electrodes. The handle layer is then removed by grinding and XeF2 vapor phase etching to expose the PD surface. The developed process is suitable for pixelwise interconnection because it allows the damascened Au electrodes to be 1 mu m in diameter or less. An ADC circuit is designed based on pulse frequency modulation where pulses are generated proportional to the illumination intensity, and contains a PD, inverters, a reset transistor, and counters. A prototype 3-D integrated CMOS image sensor is also developed with 64 pixels, which acquires video images without pixel defects. A wide dynamic range of >80 dB is confirmed for the incident light intensity. The experimental results demonstrate the feasibility of pixel-level 3-D integration for high-performance CMOS image sensors.
引用
收藏
页码:3530 / 3535
页数:6
相关论文
共 23 条
[1]   A digital pixel image sensor for real-time readout [J].
Andoh, F ;
Shimamoto, H ;
Fujita, Y .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (11) :2123-2127
[2]  
Aoki J, 2013, ISSCC DIG TECH PAP I, V56, P482, DOI 10.1109/ISSCC.2013.6487824
[3]   Compliant Bump Technology for Back-Side Illuminated CMOS Image Sensor [J].
Asano, Tanemasa ;
Watanabe, Naoya ;
Tsunoda, Isao ;
Kimiya, Yasuhiro ;
Fukunaga, Katsuaki ;
Handa, Minoru ;
Arao, Hiroki ;
Yamaji, Yasuhiro ;
Aoyagi, Masahiro ;
Higashimachi, Takao ;
Tanaka, Koichiro ;
Takao, Takayuki ;
Matsumura, Kimiharu ;
Ikeda, Akihiro ;
Kuroki, Yukinori ;
Tsurushima, Toshio .
2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, :40-+
[4]   CMOS image sensors: Electronic camera-on-a-chip [J].
Fossum, ER .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (10) :1689-1698
[5]  
Goto M., 2013, P IEEE SOI 3D SUBTHR, P1
[6]  
Goto M, 2014, INT EL DEVICES MEET
[7]   3-D Silicon-on-Insulator Integrated Circuits With NFET and PFET on Separate Layers Using Au/SiO2 Hybrid Bonding [J].
Goto, Masahide ;
Hagiwara, Kei ;
Iguchi, Yoshinori ;
Ohtake, Hiroshi ;
Saraya, Takuya ;
Higurashi, Eiji ;
Toshiyoshi, Hiroshi ;
Hiramoto, Toshiro .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (08) :2886-2892
[8]   A novel MOSFET with vertical signal-transfer capability for 3D-structured CMOS image sensors [J].
Goto, Masahide ;
Hagiwara, Kei ;
Iguchi, Yoshinori ;
Ohtake, Hiroshi ;
Saraya, Takuya ;
Toshiyoshi, Hiroshi ;
Hiramoto, Toshiro .
IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2014, 9 (03) :329-333
[9]  
Hagiwara K., 2013, P C WAF BOND MICR 3D, P125
[10]  
Kiyoyama K., 2011, IEEE INT 3D SYST INT, P1