A Theoretical Investigation on CMOL FPGA Cell Assignment Problem

被引:8
作者
Chen, Gang [1 ]
Song, Xiaoyu [2 ]
Hu, Ping [3 ]
机构
[1] Lingcore Lab, Portland, OR 97224 USA
[2] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
[3] ST Microelect, Portland Grp, Portland, OR 97035 USA
关键词
Cell assignment; the hybrid CMOS/nano circuits (CMOL); nanotechnology; placement and routing; ARCHITECTURE; CIRCUITS;
D O I
10.1109/TNANO.2008.2011732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The hybrid CMOS/nano circuits (CMOL) field-programmable gate array (FPGA) is a promising nanotechnology that has the potential to be accepted by industry in the future. However, a primary question to be addressed is whether or not all circuits can be mapped on CMOL architecture. In contrast to traditional placement and routing problems, CMOL cell assignment has the constraint that each gate can only be wired to a limited number of gates in its neighborhood. Under such a restriction, not all circuits are directly placeable. This paper presents two theoretical results concerning whether a combinatorial circuit is placeable in CMOL FPGA. For any finite connection domain, we prove the existence of a few nonplaceable circuits under certain conditions. Given a reasonable connection domain size, we show that any combinatorial circuit can be transformed to an equivalent circuit which is placeable. These results conclude that the CMOL cell assignment problem is solvable but circuit modification has to be part of the placement procedure.
引用
收藏
页码:322 / 329
页数:8
相关论文
共 23 条
[1]  
Betz V., 1997, Field-programmable Logic and Applications. 7th International Workshop, FPL '97. Proceedings, P213
[2]  
Betz V., 1999, ARCHITECTURE CAD DEE
[3]  
BETZ V, 2007, RECONFIGURABLE COMPU
[4]   Hybrid CMOS/nanoelectronic digital circuits: Devices, architectures, and design automation [J].
DeHon, A ;
Likharev, KK .
ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, :375-382
[5]   Efficient logic architectures for CMOL nanoelectronic circuits [J].
Dong, C. ;
Wang, W. ;
Haruehanroengra, S. .
MICRO & NANO LETTERS, 2006, 1 (02) :74-78
[6]   Cortical models onto CMOL and CMOS - Architectures and performance/price [J].
Gao, Changjian ;
Hammerstrom, Dan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) :2502-2515
[7]  
Golshan Khosrow., 2007, Physical Design Essentials: An ASIC Design Implementation Perspective
[8]  
GREENE K, 2007, TECHNOL REV JUN
[9]   A defect-tolerant computer architecture: Opportunities for nanotechnology [J].
Heath, JR ;
Kuekes, PJ ;
Snider, GS ;
Williams, RS .
SCIENCE, 1998, 280 (5370) :1716-1721
[10]  
HUNG W, 2007, NAN DEV DEF SEC NANO