Development of hierarchical testability design methodologies for analog/mixed-signal integrated circuits

被引:2
|
作者
Wang, CP
Wey, CL
机构
关键词
D O I
10.1109/ICCD.1997.628910
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The inductive fault analysis (IFA) technique has been adopted in the previous study for the development of a defect-oriented testability design methodology for analog/mixed-signal integrated circuits. The design methodology defines a collection of fault types and develops a set of testability design rules which define the parameter bounds, generates the test vectors, and valuates the fault coverage. However, the IFA technique requires a tremendous amount of computational time and thus being limited for small circuits. To reduce the computational complexity for reasonably large analog circuits, this paper presents a hierarchical fault macromodeling. Based on the fault modeling for primitive cells in a cell library, a hierarchical fault macromodeling process is developed for establishing macro library to simplify the testability design process.
引用
收藏
页码:468 / 473
页数:6
相关论文
共 50 条
  • [21] Accelerated Design of Analog, Mixed-Signal Circuits with FineSim™ and Titan™
    Devgan, Anirudh
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 282 - 286
  • [22] Manufacturing-aware design methodologies for mixed-signal communication circuits
    Carballo, JA
    Nassif, S
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING II, 2004, 5379 : 119 - 127
  • [23] Oscillation-test strategy for analog and mixed-signal integrated circuits
    Arabi, K
    Kaminska, B
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 476 - 482
  • [24] Single-event effects in analog and mixed-signal integrated circuits
    Turflinger, TL
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (02) : 594 - 602
  • [25] Securing Analog Mixed-Signal Integrated Circuits Through Shared Dependencies
    Juretus, Kyle
    Rao, Vaibhav Venugopal
    Savidis, Ioannis
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 483 - 488
  • [26] A parametric test method for analog components in integrated mixed-signal circuits
    Pronath, M
    Gloeckel, V
    Graeb, H
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 557 - 561
  • [27] The CoveRT Approach for Coverage Management in Analog and Mixed-Signal Integrated Circuits
    Sanyal, Sayandeep
    Dasgupta, Pallab
    Hazra, Aritra
    Das, Sourav
    Morrison, Scott
    Surendran, Sudhakar
    Balasubramanian, Lakshmanan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (12) : 5695 - 5708
  • [28] Process Specific Functions for Assurance of Analog/Mixed-Signal Integrated Circuits
    Casto, Matthew
    Dupaix, Brian
    Orlando, Pompei
    Khalil, Waleed
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 456 - 459
  • [29] Novel design for testability of a mixed-signal VLSIC
    McShane, E
    Shenai, K
    Alkalai, L
    Kolawa, E
    Boyadzhyan, V
    Blaes, B
    Fang, WC
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 97 - 100
  • [30] Fault macromodeling for analog/mixed-signal circuits
    Pan, CY
    Cheng, KTT
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 913 - 922