RF Performance of SOI CMOS Technology on Commercial 200-mm Enhanced Signal Integrity High Resistivity SOI Substrate

被引:45
作者
Ben Ali, Khaled [1 ,2 ]
Neve, Cesar Roda [3 ]
Gharsallah, Ali [2 ]
Raskin, Jean-Pierre [1 ]
机构
[1] Catholic Univ Louvain, Inst Informat & Commun Technol Elect & Appl Math, B-1348 Louvain, Belgium
[2] Fac Sci Tunis, Res Unit Microwaves Elect Circuits & Syst, Tunis 1080, Tunisia
[3] Interuniv Microelect Ctr, B-3001 Louvain, Belgium
关键词
Digital substrate noise; enhanced signal integrity high resistivity silicon-on-insulator (eSI HR-SOI); fully depleted (FD) SOI MOSFET; high resistivity (HR) SOI substrate; nonlinearity; trap-rich layer; CROSS-TALK; CPW LINES; NOISE; MECHANISMS; SI;
D O I
10.1109/TED.2014.2302685
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
RF performance of a 200-mm commercial-enhanced signal integrity high resistivity silicon-on-insulator (eSI HR-SOI) substrate is investigated and compared with its counterpart HR-SOI wafer. By measuring coplanar waveguide lines and substrate crosstalk structures, it is demonstrated that losses are completely suppressed leading to virtually lossless linear substrate. Moreover, a reduction of the second harmonic distortion by more than 25 dB is measured on eSI HR-SOI wafer compared with HR-SOI. Excellent matching between experimental dc and RF characteristics of fully depleted SOI MOSFETs measured on top of HR-SOI and eSI HR-SOI is demonstrated. Furthermore, digital substrate noise is reduced by more than 25 dB on eSI HR-SOI compared with HR-SOI, when injected noise varies from 500 kHz to 50 MHz. The eSI HR-SOI substrate is fully compatible with the CMOS process and could be considered as a promising solution for the RF front-end-modules integration and system-on-chip applications.
引用
收藏
页码:722 / 728
页数:7
相关论文
共 30 条
[1]   Substrate noise coupling in SoC design: Modeling, avoidance, and validation [J].
Afzali-Kusha, Ali ;
Nagata, Makoto ;
Verghese, Nishath K. ;
Allstot, David J. .
PROCEEDINGS OF THE IEEE, 2006, 94 (12) :2109-2138
[2]  
Ali K. B., 2012, P IEEE INT SOI C NAP, P112
[3]  
[Anonymous], 2012, P IEEE INT SOI C SOI
[4]  
[Anonymous], 2011, IEEE T ELECTRON DEV, DOI DOI 10.1109/TED.2011.2110652
[5]  
[Anonymous], 2011, P IEEE COMP SEM INT
[6]   Evolution of substrate noise generation mechanisms with CMOS technology scaling [J].
Badaroglu, M ;
Wambacq, P ;
Van der Plas, G ;
Donnay, S ;
Gielen, GGE ;
De Man, HJ .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (02) :296-305
[7]   On-chip RF isolation techniques [J].
Blalack, T ;
Leclercq, Y ;
Yue, CP .
PROCEEDINGS OF THE 2002 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2002, :205-211
[8]   A Nanocrystalline Silicon Surface-Passivation Layer on an HR-Si Substrate for RFICs [J].
Chen, Chao-Jung ;
Wang, Ruey-Lue ;
Su, Yan-Kuin ;
Hsueh, Ting-Jen .
IEEE ELECTRON DEVICE LETTERS, 2011, 32 (03) :369-371
[9]   Low-loss CPW lines on surface stabilized high-resistivity silicon [J].
Gamble, HS ;
Armstrong, BM ;
Mitchell, SJN ;
Wu, Y ;
Fusco, VF ;
Stewart, JAC .
IEEE MICROWAVE AND GUIDED WAVE LETTERS, 1999, 9 (10) :395-397
[10]   High Resistivity SOI CMOS Technology for Multi-standard RF Frontends [J].
Gianesello, F. ;
Gloria, D. ;
Boret, S. ;
Bon, O. ;
Touret, P. ;
Pastore, C. ;
Rauber, B. ;
Raynaud, C. .
2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, :77-78