Multi-Threshold CMOS Design for Low Power Digital Circuits

被引:0
|
作者
Hemantha, S. [1 ]
Dhawan, Amit [1 ]
Kar, Haranath [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Dept Elect & Commun Engn, Allahabad, Uttar Pradesh, India
关键词
Multi-threshold CMOS (MTCMOS); Low power; Power gating;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-threshold CMOS (MTCMOS) power gating is a design technique in which a power gating transistor is connected between the logic transistors and either power or ground, thus creating a virtual supply rail or virtual ground rail, respectively. Power gating transistor sizing, transition (sleep mode to active mode) current, short circuit current and transition time are design issues for power gating design. The use of power gating design results in the delay overhead in the active mode. If both nMOS and pMOS sleep transistor are used in power gating, delay overhead will increase. This paper proposes the design methodology for reducing the delay of the logic circuits during active mode. This methodology limits the maximum value of transition current to a specified value and eliminates short circuit current. Experiment results show 16.83% reduction in the delay.
引用
收藏
页码:2560 / 2564
页数:5
相关论文
共 50 条
  • [41] Enhanced multi-threshold (MTCMOS) circuits using variable well bias
    Kosonocky, SV
    Immediato, M
    Cottrell, P
    Hook, T
    Mann, R
    Brown, J
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 165 - 169
  • [42] Design and optimization of low voltage high performance dual threshold CMOS circuits
    Wei, LQ
    Chen, ZP
    Johnson, M
    Roy, K
    De, V
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 489 - 494
  • [43] Design of accurate analog circuits for low voltage low power CMOS systems
    Falconi, C
    D'Amico, A
    Faccio, M
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 429 - 432
  • [44] Low power CMOS circuits with clocked power
    Wu, XW
    Pedram, M
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 513 - 516
  • [45] Low-power and low-voltage CMOS digital design
    Piguet, C
    MICROELECTRONIC ENGINEERING, 1997, 39 (1-4) : 179 - 208
  • [46] Low-power and low-voltage CMOS digital design
    CSEM Cent Suisse d'Electronique et, de Microtechnique SA, Neuchatel, Switzerland
    Microelectron Eng, 1-4 (179-208):
  • [47] Low Power and High Speed Multi Threshold Voltage Interface Circuits
    Tawfik, Sherif A.
    Kursun, Volkan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 638 - 645
  • [48] Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits
    Pant, P
    Roy, RK
    Chatterjee, A
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 26 - 29
  • [49] Design and Evaluation of Low Power CMOS Based Schmitt Trigger Circuits
    Maniteja N.
    Sahithi K.
    Neelima K.
    Meruva K.R.
    Russian Microelectronics, 2023, 52 (06) : 556 - 564
  • [50] Design of Low Power Full Adder Circuits Using CMOS Technique
    Shete, Deepgandha
    Askhedkar, Anuja
    2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 293 - 296