Multi-Threshold CMOS Design for Low Power Digital Circuits

被引:0
|
作者
Hemantha, S. [1 ]
Dhawan, Amit [1 ]
Kar, Haranath [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Dept Elect & Commun Engn, Allahabad, Uttar Pradesh, India
关键词
Multi-threshold CMOS (MTCMOS); Low power; Power gating;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-threshold CMOS (MTCMOS) power gating is a design technique in which a power gating transistor is connected between the logic transistors and either power or ground, thus creating a virtual supply rail or virtual ground rail, respectively. Power gating transistor sizing, transition (sleep mode to active mode) current, short circuit current and transition time are design issues for power gating design. The use of power gating design results in the delay overhead in the active mode. If both nMOS and pMOS sleep transistor are used in power gating, delay overhead will increase. This paper proposes the design methodology for reducing the delay of the logic circuits during active mode. This methodology limits the maximum value of transition current to a specified value and eliminates short circuit current. Experiment results show 16.83% reduction in the delay.
引用
收藏
页码:2560 / 2564
页数:5
相关论文
共 50 条
  • [1] Low leakage optimization techniques for multi-threshold CMOS circuits
    Rastogi R.
    Pandey S.
    Gupta M.
    Nanoscience and Nanotechnology - Asia, 2020, 10 (05): : 696 - 708
  • [2] Glitch-Free Design for Multi-Threshold CMOS NCL Circuits
    Al Zahrani, Ahmad
    Bailey, Andrew
    Fu, Guoyuan
    Di, Jia
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 215 - 220
  • [3] Multi-Threshold Voltage CMOS Design for Low-Power Half Adder Circuit
    Kushwah, Preeti
    Khandelwal, Saurabh
    Akashe, Shyam
    INTERNATIONAL JOURNAL OF NANOSCIENCE, 2015, 14 (5-6)
  • [4] Design and Analysis of a Low Power Multi-Threshold CMOS Based ARM926 System
    Idgunji, Sachin
    Flynn, David
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (01) : 48 - 59
  • [5] Design of multi-threshold threshold gate using MOS-NDR circuits suitable for CMOS process
    Gan, Kwang-Jow
    Huang, Chien-Hsiung
    Yeh, Wen-Kuan
    Guo, Chun-Yi
    Lu, Jeng-Jong
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (03) : 409 - 416
  • [6] Design of multi-threshold threshold gate using MOS-NDR circuits suitable for CMOS process
    Kwang-Jow Gan
    Chien-Hsiung Huang
    Wen-Kuan Yeh
    Chun-Yi Guo
    Jeng-Jong Lu
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 409 - 416
  • [7] Analysis and design of low-power multi-threshold MCML
    Hassan, H
    Anis, M
    Elmasry, M
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 25 - 29
  • [8] Design of low power priority coder based on multi-threshold technique
    Hu, Xiao-Hui
    Zhang, Hui-Xi
    Shen, Ji-Zhong
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2009, 43 (05): : 860 - 863
  • [9] Low-power multi-threshold MCML: Analysis, design, and variability
    Hassan, Hassan
    Anis, Mohab
    Elmasry, Mohamed
    MICROELECTRONICS JOURNAL, 2006, 37 (10) : 1097 - 1104
  • [10] Multi-Threshold Asynchronous Circuit Design for Ultra-Low Power
    Bailey, Andrew
    Al Zahrani, Ahmad
    Fu, Guoyuan
    Di, Jia
    Smith, Scott
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (03) : 337 - 348