Implementation of a low complexity, low power, integer-based Turbo decoder

被引:0
|
作者
Wu, PHY [1 ]
Pisuk, SM [1 ]
机构
[1] MIT, Lincoln Lab, Lexington, MA 02420 USA
关键词
D O I
暂无
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
In this paper we demonstrate an efficient implementation of a Turbo decoder with minor performance loss. The efficient implementation comes from algorithm modification, integer arithmetic, and hardware management. Based on the Max-Log-MAP decoding algorithm, we modify the branch metrics by weighting a-priori values, resulting in a significant BER improvement. All internal metrics are represented by and operated on integers, avoiding complex calculation seen in floating or fixed-point arithmetic. By careful manipulating hardware, we implement the whole Turbo decoder with a single-decoder structure without any interleaving and deinterleaving delay, producing high data throughput with very low logic cell usage. The final FPGA design consumes approximately 650mW to achieve throughput of more than 1 Mbps. With channel inputs of only 3 bits (8-level), our integer-based Turbo decoder results in only 0.25 dB loss of E-b/N-0 from the optimal floating-point Turbo decoder.
引用
收藏
页码:946 / 951
页数:6
相关论文
共 50 条
  • [31] Reverse Calculation-Based Low Memory Turbo Decoder for Power Constrained Applications
    Zhan, Ming
    Pang, Zhibo
    Yu, Kan
    Wen, Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (06) : 2688 - 2701
  • [32] A very low complexity block turbo decoder composed of extended Hamming codes
    Chen, YN
    Parhi, KK
    GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 171 - 175
  • [33] A low-complexity decoder based on LDPC
    Yun Feilong
    Zhu Hongpeng
    Du Feng
    Lv Jing
    Proceedings of the 2016 3rd International Conference on Mechatronics and Information Technology (ICMIT), 2016, 49 : 292 - 296
  • [34] Low complexity turbo equalisation for power line communications
    Adebisi, Bamidele
    Giovaneli, Carlos Lopez
    Honary, Bahram
    Mowlavi, Mohammad
    2007 IEEE INTERNATIONAL SYMPOSIUM ON POWER LINE COMMUNICATIONS AND ITS APPLICATIONS, 2007, : 384 - +
  • [35] Software-based Turbo Decoder Implementation on Low Power Multi-Processor System-on-Chip for Internet of Things
    Halim, Dareen K.
    Ming, Tang Chong
    Song, Ng Mow
    Hartono, Dicky
    PROCEEDINGS OF 2017 4TH INTERNATIONAL CONFERENCE ON NEW MEDIA STUDIES (CONMEDIA 2017), 2017, : 137 - 141
  • [36] A low power programmable turbo decoder macro using the SOVA algorithm
    Gambe, H
    Ohbuchi, K
    Ishihara, T
    Zakoji, T
    Araki, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (04): : 510 - 519
  • [37] Concurrent Algorithm and Hardware Implementation for Low-Latency Turbo Decoder Using a Single MAP Decoder
    Lu, Ya-Cheng
    Lu, Erl-Huei
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2010, E93B (01) : 1 - 8
  • [38] Low Complexity and Low Power Multiplierless FIR Filter Implementation
    Lou, Xin
    Ye, Wenbin
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 596 - 599
  • [39] Low power and low complexity implementation of LPTV interpolation filter
    Sridevi, Sriadibhatla
    Dhuli, Ravindra
    Baboji, K.
    2016 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2016,
  • [40] A low complexity turbo equalizer
    Ampeliotis, D
    Berberidis, K
    ADVANCES IN INFORMATICS, PROCEEDINGS, 2005, 3746 : 765 - 775