Semi-formal verification of closed-loop specifications in the concept design phase

被引:1
|
作者
Richter, Jan H. [1 ]
Friedrich, Stefan R. [2 ]
机构
[1] Siemens AG, Digital Factory Div, Gleiwitzer Str 555, D-90475 Nurnberg, Germany
[2] Tech Univ Munich, Chair Automat Control Engn, Munich, Germany
关键词
Closed-loop specifications; formal verification; hybrid systems; cyber-physical systems; LINEAR TEMPORAL LOGIC; SYSTEMS;
D O I
10.1515/auto-2015-0067
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The article addresses the semi-formal verification of behavioral specifications for subsystems consisting of physical parts and controllers, complemented by simulation-based integration testing. Since design errors in early phases tend to be particularly expensive, the method is tailored towards applicability in these phases. We verify behavioral specifications with proof-like credibility, or falsify them while providing a violation scenario that is reusable as a test case. The system is represented as a mixed logical dynamical (MLD) system, and specifications are expressed by a temporal logic with affine signal abstractions. The verification problem is converted into an equivalent mixed-integer linear feasibility problem solved using off-the-shelf solvers. An example illustrates the effectiveness of the method.
引用
收藏
页码:115 / 123
页数:9
相关论文
共 36 条
  • [1] Semi-formal specifications and formal verification improving the digital design: some statistics
    Torres, D.
    Cortez, J.
    Gonzalez, R. E.
    JOURNAL OF APPLIED RESEARCH AND TECHNOLOGY, 2009, 7 (01) : 15 - 40
  • [2] Neural networks in closed-loop systems: Verification using interval arithmetic and formal prover
    Rossi, Federico
    Bernardeschi, Cinzia
    Cococcioni, Marco
    ENGINEERING APPLICATIONS OF ARTIFICIAL INTELLIGENCE, 2024, 137
  • [3] Closed-Loop Formal Verification Framework with Non-determinism, Configurable by Meta-modelling
    Patil, Sandeep
    Bhadra, Sayantan
    Vyatkin, Valeriy
    IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011, : 3770 - 3775
  • [4] Exploiting bounds optimization for the semi-formal verification of analog circuits
    Lahiouel, Ons
    Aridhi, Henda
    Zaki, Mohamed H.
    Tahar, Sofiene
    INTEGRATION-THE VLSI JOURNAL, 2017, 59 : 135 - 147
  • [5] Closed-loop verification of medical devices with model abstraction and refinement
    Jiang, Zhihao
    Pajic, Miroslav
    Alur, Rajeev
    Mangharam, Rahul
    INTERNATIONAL JOURNAL ON SOFTWARE TOOLS FOR TECHNOLOGY TRANSFER, 2014, 16 (02) : 191 - 213
  • [6] Closed-loop verification of medical devices with model abstraction and refinement
    Zhihao Jiang
    Miroslav Pajic
    Rajeev Alur
    Rahul Mangharam
    International Journal on Software Tools for Technology Transfer, 2014, 16 : 191 - 213
  • [7] Laser phase spectroscopy in closed-loop multilevel schemes
    Arimondo, Ennio
    APPLIED PHYSICS B-LASERS AND OPTICS, 2016, 122 (12):
  • [8] Open- and Closed-Loop Neural Network Verification Using Polynomial Zonotopes
    Kochdumper, Niklas
    Schilling, Christian
    Althoff, Matthias
    Bak, Stanley
    NASA FORMAL METHODS, NFM 2023, 2023, 13903 : 16 - 36
  • [9] Semi-formal verification of the steady state behavior of mixed-signal circuits by SAT-based property checking
    Schoenherr, Jens
    Freibothe, Martin
    Straube, Bernd
    Bormann, Joerg
    THEORETICAL COMPUTER SCIENCE, 2008, 404 (03) : 293 - 307
  • [10] Closed-loop identification and composed controller design for precise machining
    Sheng, Jun
    Li, Jiangang
    Zhou, Lei
    MANUFACTURING SCIENCE AND ENGINEERING, PTS 1-5, 2010, 97-101 : 3139 - 3145