A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line

被引:493
|
作者
Dudek, P [1 ]
Szczepanski, S
Hatfield, JV
机构
[1] Univ Manchester, Inst Sci & Technol, Dept Elect Engn & Elect, Manchester M60 1QD, Lancs, England
[2] Gdansk Tech Univ, Fac Elect Telecommun & Informat, PL-80952 Gdansk, Poland
基金
英国工程与自然科学研究理事会;
关键词
delay-locked loop; time of flight; time-to-digital converter; Vernier delay line;
D O I
10.1109/4.823449
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a CMOS time-to-digital converter (TDC) integrated circuit utilizing tapped delay lines. A technique that allows the achievement of high resolution with low dead-time is presented. The technique is based on a Vernier delay line (VDL) used in conjunction with an asynchronous read-out circuitry. A delay-locked loop (DLL) is used to stabilize the resolution against process variations and ambient conditions. A test circuit fabricated in a standard 0.7-mu m digital CMOS process is presented, The TDC contains 128 delay stages and achieves 30-ps resolution, stabilized by the DLL, with the accuracy exceeding +/-1 LSB. Test results show that even higher resolutions can be achieved using the VDL method, and resolutions down to 5 ps are demonstrated to be obtainable.
引用
收藏
页码:240 / 247
页数:8
相关论文
共 50 条
  • [1] A high resolution time-to-digital converter using two-level Vernier delay line technique
    Li, G. H.
    Chou, H. P.
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 276 - 280
  • [2] Vernier parallel delay-line based time-to-digital converter
    Chi-Tung Ko
    Kong-Pang Pun
    Andreas Gothenberg
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 151 - 153
  • [3] Gated Vernier delay line time integrator with applications in AΣ time-to-digital converter
    Parekh, Parth
    Yuan, Fei
    Zhou, Yushi
    MICROELECTRONICS JOURNAL, 2022, 119
  • [4] A Time-to-Digital Converter Using Vernier Delay Line with Time Amplification Technique
    Chung, M. H.
    Chou, H. P.
    2011 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2011, : 772 - 775
  • [5] Vernier parallel delay-line based time-to-digital converter
    Ko, Chi-Tung
    Pun, Kong-Pang
    Gothenberg, Andreas
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (01) : 151 - 153
  • [6] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements
    Yao, Chen
    Jonsson, Fredrik
    Chen, Jian
    Zheng, Li-Rong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [7] A high resolution digital CMOS time-to-digital converter based on nested delay locked loops
    Mantyniemi, A
    Rahkonen, T
    Kostamovaara, J
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 537 - 540
  • [8] A High-Resolution Pipeline Time-to-Digital Converter in 0.18μm CMOS Technology
    Wang, Yongsheng
    Ye, Qiao
    Zhao, Han
    Liu, Xiaowei
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 624 - 627
  • [9] CMOS time-to-digital converter without delay time
    Choi, JH
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
  • [10] Design of a High-Resolution Time-to-Digital Converter Chip
    Jiang, Anping
    Niu, Yanbo
    Guo, Xiao
    Hu, Guicai
    Wu, Xiaojing
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 921 - 923