Overview of the impact of on 1/f noise in p-MOSFETs downscaling technology to 90 nm

被引:69
作者
Valenza, M [1 ]
Hoffmann, A [1 ]
Sodini, D [1 ]
Laigle, A [1 ]
Martinez, F [1 ]
Rigaud, D [1 ]
机构
[1] Univ Montpellier 2, UMR CNRS 5507, CEM2, F-34095 Montpellier 5, France
来源
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS | 2004年 / 151卷 / 02期
关键词
D O I
10.1049/ip-cds:20040459
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An overview of theoretical 1/f noise models is given. Analytical expressions showing the device geometry and bias dependencies of 1/f noise in all conduction regimes are summarised. Novel experimental studies on 1/f noise in MOS transistors are presented with special emphasis on p-channel transistors from 90 nm CMOS technology. In addition to the noise in the drain terminal, the gate current noise is investigated because the gate insulator is very thin and significant gate leakage current appears at high gate biases. In the subthreshold regime, the drain current noise agrees with the AN model, whereas in strong inversion the evolutions of the noise level can be described by Hooge's empirical relation. The gate current noise shows 1/f and white noise components. The white noise is very close to shot noise and the 1/f noise component is almost a quadratic function of the gate leakage current. Coherence measurements reveal that the increase of drain noise at high gate biases can be attributed to tunnelling effects in the gate insulator. Both the input-referred (gate) noise and the slow oxide trap density can be used as a figure of merit of the low-frequency noise in MOSFETs.
引用
收藏
页码:102 / 110
页数:9
相关论文
共 57 条
  • [1] Tunneling current noise in thin gate oxides
    Alers, GB
    Krisch, KS
    Monroe, D
    Weir, BE
    Chang, AM
    [J]. APPLIED PHYSICS LETTERS, 1996, 69 (19) : 2885 - 2887
  • [2] 1/f noise measurements in n-channel MOSFETs processed in 0.25 μm technology -: Extraction of BSIM3v3 noise parameters
    Allogo, YA
    de Murcia, M
    Vildeuil, JC
    Valenza, M
    Llinares, P
    Cottin, D
    [J]. SOLID-STATE ELECTRONICS, 2002, 46 (03) : 361 - 366
  • [3] ALLOGO YA, 2001, THESIS MONTEPELLIER
  • [4] BOUTCHACHA T, 1999, P IEEE 1999 INT C MI, V12, P84
  • [5] Status and trends of silicon RF technology
    Burghartz, JN
    [J]. MICROELECTRONICS RELIABILITY, 2001, 41 (01) : 13 - 19
  • [6] Impact of gate direct tunneling current on circuit performance: A simulation study
    Choi, CH
    Nam, KY
    Yu, ZP
    Dutton, RW
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (12) : 2823 - 2829
  • [7] LOW FREQUENCY NOISE IN MOS TRANSISTORS .I. THEORY
    CHRISTEN.S
    LUNDSTRO.I
    SVENSSON, C
    [J]. SOLID-STATE ELECTRONICS, 1968, 11 (09) : 797 - &
  • [8] Impact of gate oxide nitridation process on 1/f noise in 0.18 μm CMOS
    Da Rold, M
    Simoen, E
    Mertens, S
    Schaekers, M
    Badenes, G
    Decoutere, S
    [J]. MICROELECTRONICS RELIABILITY, 2001, 41 (12) : 1933 - 1938
  • [9] Alternative CMOS or alternative to CMOS?
    Deleonibus, S
    [J]. MICROELECTRONICS RELIABILITY, 2001, 41 (01) : 3 - 12
  • [10] 1/F NOISE AND RADIATION EFFECTS IN MOS DEVICES
    FLEETWOOD, DM
    MEISENHEIMER, TL
    SCHOFIELD, JH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (11) : 1953 - 1964