Resilient Self-VDD-Tuning Scheme With Speed-Margining for Low-Power SRAM

被引:8
作者
Lai, Ya-Chun [1 ]
Huang, Shi-Yu [1 ]
Hsu, Hsuan-Jung [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
Dynamic voltage and frequency scaling; low power; speed margining; SRAM; DESIGN;
D O I
10.1109/JSSC.2009.2027543
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Lowering the supply voltage is an effective way to significantly reduce the power consumption of a Static Random Access Memory (SRAM). However, the minimum supply voltage (V-minf) required to support a given operating frequency in an SRAM macro is often elusive from one chip to another due to process variations. Moreover, temperature could vary when an SRAM macro is in operation, and thus exacerbating the problem since temperature variation could affect the V-minf. In this paper, we propose an on-chip self-V-DD-tuning scheme that automatically adjusts each manufactured SRAM macro to a minimal voltage near its V-minf. Our scheme can provide a user-specified speed margin (e.g., 10% of the target frequency), and thereby creating a guard band for assuring robust operations over a wide range of temperatures. Simulation results show that, with the proposed speed margining technique, a 64 Kb SRAM macro can tolerate temperature up to 125 degrees C. Measurement results from a test chip in a 0.18-mu m CMOS process also demonstrate that we can achieve 40% power savings for an 8 Kb SRAM macro operating at 150 MHz by means of this resilient self-V-DD-tuning.
引用
收藏
页码:2817 / 2823
页数:7
相关论文
共 19 条
[1]   A dynamic voltage scaled microprocessor system [J].
Burd, TD ;
Pering, TA ;
Stratakos, AJ ;
Brodersen, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1571-1580
[2]   Dynamic voltage and frequency scaling based on workload decomposition [J].
Choi, K ;
Soma, R ;
Pedram, M .
ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, :174-179
[3]  
FRADJ HB, 2006, P 9 EUROMICRO C DIG, P89
[4]   A 63-mW H.264/MPEG-4 audio/visual codec LSI with module-wise dynamic voltage/frequency scaling [J].
Fujiyoshi, T ;
Shiratake, S ;
Nomura, S ;
Nishikawa, T ;
Kitasho, Y ;
Arakida, H ;
Okuda, Y ;
Tsuboi, Y ;
Hamada, M ;
Hara, H ;
Fujita, T ;
Hatori, F ;
Shimazawa, T ;
Yahagi, K ;
Takeda, H ;
Murakata, M ;
Minami, F ;
Kawabe, N ;
Kitahara, T ;
Seta, K ;
Takahashi, M ;
Oowaki, Y ;
Furuyama, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) :54-62
[5]  
George V, 2007, IEEE ASIAN SOLID STA, P14
[6]   Self-calibration technique for reduction of hold failures in low-power nano-scaled SRAM [J].
Ghosh, Swaroop ;
Mukhopadhyay, Saibal ;
Kim, Keejong ;
Roy, Kaushik .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :971-+
[7]   A 3.8 GHz 153 Mb SRAM Design With Dynamic Stability Enhancement and Leakage Reduction in 45 nm Hi-k Metal Gate CMOS Technology [J].
Hamzaoglu, Fatih ;
Zhang, Kevin ;
Wang, Yih ;
Ahn, Hong Jo ;
Bhattacharya, Uddalak ;
Chen, Zhanping ;
Ng, Yong-Gee ;
Pavlov, Andrei ;
Smits, Ken ;
Bohr, Mark .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (01) :148-154
[8]  
Hattori T., 2006, ISSCC, P2210
[9]  
HELLER LG, 1984, ISSCC, P16
[10]   A high-resolution all-digital phase-locked loop with its application to built-in speed grading for memory [J].
Hsu, Hsuan-Jung ;
Tu, Chun-Chieh ;
Huang, Shi-Yu .
2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, :267-270