共 19 条
[2]
Dynamic voltage and frequency scaling based on workload decomposition
[J].
ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN,
2004,
:174-179
[3]
FRADJ HB, 2006, P 9 EUROMICRO C DIG, P89
[5]
George V, 2007, IEEE ASIAN SOLID STA, P14
[6]
Self-calibration technique for reduction of hold failures in low-power nano-scaled SRAM
[J].
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006,
2006,
:971-+
[8]
Hattori T., 2006, ISSCC, P2210
[9]
HELLER LG, 1984, ISSCC, P16
[10]
A high-resolution all-digital phase-locked loop with its application to built-in speed grading for memory
[J].
2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM,
2008,
:267-270