Low-Power and Energy-Efficient Full Adders With Approximate Adiabatic Logic for Edge Computing

被引:7
|
作者
Yang, Wu [1 ]
Thapliyal, Himanshu [1 ]
机构
[1] Univ Kentucky, Dept Elect & Comp Engn, VLSI Emerging Design & Nano Things Secur Lab VEDA, Lexington, KY 40506 USA
关键词
Adiabatic logic; Approximate computing; Power saving; Edge Computing;
D O I
10.1109/ISVLSI49217.2020.00064
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The growing demands of data-intensive applications running on IoT edge devices require low-power and energy-efficient circuits. Adiabatic logic recycles the energy and can develop energy-efficient circuits. Further, error-tolerant applications use approximate computing to reduce power consumption and area. Therefore, to investigate the benefits of approximate computing combined with adiabatic logic, we propose two adiabatic logic based approximate adders. The proposed approximate adders use the advantage of dual-rail logic to shrink the overall size and reduce energy consumption. The two proposed designs are True Sum Approximate Adder (TSAA) and True Carry-out Approximate Adder (TCAA). TSAA is approximating the Carryout based on the accurate Sum, and TCAA is approximating the Sum based on the accurate Carryout. We performed simulations using 45nm technology in Cadence Spectre. Comparing with CMOS based accurate mirror adder (AMA) at 100 MHz, a power-saving of 83.26% and energy saving of 66.54% in PFAL based TSAA (PFAL: Positive Feedback Adiabatic Logic) is achieved. Further, we achieved a power saving of 87.22% and an energy saving of 74.43% in PFAL based TCAA compared to CMOS based accurate mirror adder (AMA). It is illustrated that PFAL based TCAA consumes 24.0% less power and energy per cycle compared to PFAL based TSAA.
引用
收藏
页码:312 / 315
页数:4
相关论文
共 50 条
  • [41] Energy-Efficient Seizure Detection Suitable for Low-Power Applications
    Werner, Julia (julia-helga.werner@uni-tuebingen.de), 1600, Institute of Electrical and Electronics Engineers Inc.
  • [42] High efficient energy recovery logic for adiabatic computing
    Dai, HG
    Zhou, RD
    Ge, YQ
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 858 - 861
  • [43] Cascadable adiabatic logic circuits for low-power applications
    Reddy, N. S. S.
    Satyam, M.
    Kishore, K. L.
    IET CIRCUITS DEVICES & SYSTEMS, 2008, 2 (06) : 518 - 526
  • [44] Adiabatic differential logic for low-power digital systems
    Lo, Chun-Keung
    Chan, Philip C.H.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 1999, 46 (09): : 1245 - 1250
  • [45] An adiabatic differential logic for low-power digital systems
    Lo, CK
    Chan, PCH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (09) : 1245 - 1250
  • [46] Clocked CMOS Adiabatic Logic with Low-Power Dissipation
    Li, He
    Zhang, Yimeng
    Yoshihara, Tsutomu
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 64 - 67
  • [47] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [48] A Partially-Adiabatic Energy-Efficient Logic Family as a Power Analysis Attack Countermeasure
    Cutitaru, Mihail
    Belfore, Lee A., II
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 1125 - 1129
  • [49] Efficient reconfigurable Manchester adders for low-power media processing
    Corsonello, P
    Perri, S
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (01) : 57 - 63
  • [50] Neuromorphic Computing for Energy-Efficient Edge Intelligence
    Panda, Priya
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,