Alternatives to low-k nanoporous materials:: dielectric air-gap integration

被引:0
作者
Hoofman, Romano [1 ]
Daamen, Roel [1 ]
Michelon, Julien [1 ]
Nguyenhoang, Viet [1 ]
机构
[1] Philips Res, B-3001 Louvain, Belgium
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Long considered theoretically possible, air gaps formed within multilevel on-chip interconnect structures are now under serious consideration as a means to lower the k value of intermetal dielectrics (IMD) for future manufacturing nodes. In fact, several integrated process flows can create air gaps, using established unit processes for deposition and etch. For example, a sacrificial material may be removed though a permeable dielectric cap, or nonconformal CVD can automatically form air gaps in properly spaced lines. Preliminary analyses of these techniques indicate that air-gap structures can be formed with acceptable yield, structural integrity, and reliability.
引用
收藏
页码:55 / +
页数:3
相关论文
共 15 条
  • [1] Integration of a 3 level Cu-SiO2 air gap interconnect for sub 0.1 micron CMOS technologies
    Arnal, V
    Torres, J
    Gayet, P
    Gonella, R
    Spinelli, P
    Guillermet, M
    Reynard, JP
    Vérove, C
    [J]. PROCEEDINGS OF THE IEEE 2001 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2001, : 298 - 300
  • [2] LOW-TEMPERATURE CHEMICAL-VAPOR-DEPOSITION PROCESSES AND DIELECTRICS FOR MICROELECTRONIC CIRCUIT MANUFACTURING AT IBM
    COTE, DR
    NGUYEN, SV
    COTE, WJ
    PENNINGTON, SL
    STAMPER, AK
    PODLESNIK, DV
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (04) : 437 - 464
  • [3] Air gap integration for the 45nm node and beyond
    Daamen, R
    Verheijden, GJAM
    Bancken, PHL
    Vandeweyer, T
    Michelon, J
    Hoang, VN
    Hoofman, RJOM
    Gallagher, MK
    [J]. PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 240 - 242
  • [4] Novel selective sidewall airgap process
    de Mussy, JPG
    Bruynsereade, C
    Tökei, Z
    Beyer, GP
    Maex, K
    [J]. PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 150 - 152
  • [5] Advanced Cu interconnects using air gaps
    Gosset, LG
    Farcy, A
    de Pontcharra, J
    Lyan, P
    Daamen, R
    Verheijden, GJAM
    Arnal, V
    Gaillard, F
    Bouchu, D
    Bancken, PHL
    Vandeweyer, T
    Michelon, J
    Hoang, VN
    Hoofman, RM
    Torres, J
    [J]. MICROELECTRONIC ENGINEERING, 2005, 82 (3-4) : 321 - 332
  • [6] The effect of interlevel dielectric on the critical tensile stress to void nucleation for the reliability of Cu interconnects
    Hau-Riege, CS
    Hau-Riege, SP
    Marathe, AP
    [J]. JOURNAL OF APPLIED PHYSICS, 2004, 96 (10) : 5792 - 5796
  • [7] Challenges in the implementation of low-k dielectrics in the back-end of line
    Hoofman, RJOM
    Verheijden, GJAM
    Michelon, J
    Iacopi, F
    Travaly, Y
    Baklanov, MR
    Tökei, Z
    Beyer, GP
    [J]. MICROELECTRONIC ENGINEERING, 2005, 80 : 337 - 344
  • [8] Air-gaps in 0.3 μm electrical interconnections
    Kohl, PA
    Bhusari, DM
    Wedlake, M
    Case, C
    Klemens, FP
    Miner, J
    Lee, BC
    Gutmann, RJ
    Shick, R
    [J]. IEEE ELECTRON DEVICE LETTERS, 2000, 21 (12) : 557 - 559
  • [9] Analysis of flip-chip packaging challenges on copper/low-k interconnects
    Mercado, LL
    Goldberg, C
    Kuo, SM
    Lee, TY
    Pozder, SK
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2003, 3 (04) : 111 - 118
  • [10] An analysis of the effect of wire resistance on circuit level performance at the 45-nm technology node
    Nguyen, VH
    Christie, P
    Heringa, A
    Kumar, A
    Ng, R
    [J]. PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 191 - 193