Mechanical effects of copper through-vias in a 3D die-stacked module

被引:22
作者
Tanaka, N [1 ]
Sato, T [1 ]
Yamaji, Y [1 ]
Morifuji, T [1 ]
Umemoto, M [1 ]
Takahashi, K [1 ]
机构
[1] Assoc Super Adv Elect Technol ASET, Tsukuba Res Ctr, Room C-B-5,Sengen 2-1-6, Tsukuba, Ibaraki 3050047, Japan
来源
52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS | 2002年
关键词
D O I
10.1109/ECTC.2002.1008138
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Mechanical effects of copper through-vias formed in silicon dies in a three dimensional module, in which four baredies with copper through-vias are vertically stacked and electrically connected through the copper-vias and metal bumps, were numerically and experimentally studied. To examine the mechanical effects caused by the existence of the copper through-vias in a rigid silicon-chip, a series of stress analyses, related simple mechanical tests, and reliability tests were carried out. All these results show that the copper through-via has unique effects on the stress distribution caused by thermal mismatch and on the interconnection reliability in the 3D die-stacked module. In particular, it was found that the developed micro copper through-via is reliable because the stress distribution due to thermal load is close to the hydrostatic pressure condition, and enhances chip-to-chip interconnection reliability because the copper-via restrains the plastic deformation of a gold bump during temperature cycling.
引用
收藏
页码:473 / +
页数:3
相关论文
共 9 条
[1]   A review of 3-D packaging technology [J].
Al-Sarawi, SF ;
Abbott, D ;
Franzon, PD .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (01) :2-14
[2]  
ANDO T, P MES 2000, P295
[3]  
ANDO T, P MES 2001, P339
[4]  
HATADA K, P 2000 IEMT IMC S, P47
[5]   Future system-on-silicon LSI chips [J].
Koyanagi, N ;
Kurino, H ;
Lee, KW ;
Sakuma, K ;
Miyakawa, N ;
Itani, H .
IEEE MICRO, 1998, 18 (04) :17-22
[6]  
SATO T, 2000, 5 VLSI PACK WORKSH J, P16
[7]   Development of advanced 3D chip stacking technology with ultra-pine interconnection [J].
Takahashi, K ;
Hoshino, M ;
Yonemura, H ;
Tomisaka, M ;
Sunohara, M ;
Tanioka, M ;
Sato, T ;
Kojima, K ;
Terao, H .
51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, :541-+
[8]  
TAKAHASHI K, SEMI TECHN S 2000 SE, P37
[9]   Advanced packaging technologies on 3D stacked LSI utilizing the micro interconnections and the layered microthin encapsulation [J].
Tomita, Y ;
Morifuji, T ;
Ando, T ;
Tago, M ;
Kajiwara, R ;
Nemoto, Y ;
Fujii, T ;
Kitayama, Y ;
Takahashi, K .
51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, :353-+