3D structure design and reliability analysis of wafer level package with bubble-like stress buffer layer

被引:1
作者
Lee, CC [1 ]
Liu, HC [1 ]
Yew, MC [1 ]
Chiang, KN [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu 300, Taiwan
来源
ITHERM 2004, VOL 2 | 2004年
关键词
WLP; CSP; FEM; simulation; reliability; bubble-like stress buffer layer;
D O I
10.1109/ITHERM.2004.1318299
中图分类号
O414.1 [热力学];
学科分类号
摘要
With the present trend of multi-function and minimizing of size, the conventional electronic package type no longer meets the requirement of the new-generation products. Consequently, new type packaging, based on the wafer level packages (WLP) and chip scale packages (CSP) technology are being developed to achieve these requirements, as well as long term reliability. Novel wafer-level chip scale packages (WLCSP) with a stress buffer layer and bubble-like plate (Figure 1) are proposed in this research to improve the solder joint fatigue life. The thermal stress caused by the coefficient of thermal expansion (CTE) mismatch can be significantly reduced, and the reliability of the WLP could be substantially enhanced by this new design. In order to realize the relationship of the solder joint fatigue life, stress buffer layer and bubble-like plate, a finite element parametric analysis applying software ANSYS(R) is utilized. The design parameters include the thickness of the stress buffer layer, thickness, bending angle and standoff height of the different types of bubble-like plate. The results of the finite element method (FEM) analysis reveal that the stress buffer layer and bubblelike plate can relax the thermal stresses of solder joints and enhance the package reliability. In addition, the peeling stress between stress buffer layer and two different types of bubblelike plates is discussed, and the stress state of the leadframe is also analyzed in this research. Furthermore, the findings of this research can be used as the guideline for advanced WLCSP design.
引用
收藏
页码:317 / 324
页数:8
相关论文
共 18 条
  • [1] Design and reliability analysis of wafer level package with bubble-like buffer layer
    Lee, CC
    Chiang, KN
    ADVANCES IN ELECTRONIC PACKAGING 2003, VOL 2, 2003, : 813 - 818
  • [2] 3-D structure design and reliability analysis of wafer level package with stress buffer mechanism
    Lee, Chang-Chun
    Liu, Hsing-Chih
    Chiang, Kuo-Ning
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2007, 30 (01): : 110 - 118
  • [3] Design and reliability analysis of a novel wafer level package with stress buffer mechanism
    Lee, Chang-Chun
    Chiang, Kuo-Ning
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2006, 29 (03) : 433 - 443
  • [4] Development of resin stress buffer layer type wafer level chip size package with high reliability for board level test
    Hashimoto, Nobuaki
    Tanaka, Shuichi
    Ogaya, Shunpei
    Ito, Haruki
    Journal of Japan Institute of Electronics Packaging, 2008, 11 (01) : 84 - 92
  • [5] Thermal stress and drop stress analysis based on 3D package reliability study
    Xue, Leyang
    Li, Xiang
    Zhang, Hao
    MICROELECTRONICS RELIABILITY, 2023, 141
  • [6] Reliability estimation and failure mode prediction for 3D chip stacking package with the application of wafer-level underfill
    Lee, Chang-Chun
    Yang, Tsung-Fu
    Wu, Chih-Sheng
    Kao, Kuo-Shu
    Cheng, Ren-Chin
    Chen, Tai-Hong
    MICROELECTRONIC ENGINEERING, 2013, 107 : 107 - 113
  • [7] 3D Wafer Level Compression Molding Process Development For Image Sensor Package
    Ma, Shuying
    Li, Mengqiang
    Xiao, Zhiyi
    Huang, Xiaohua
    Yu, Daquan
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 505 - 509
  • [8] Numerical simulation of reliability of 2.5D/3D package interconnect structure under temperature cyclic load
    Liu, Yang
    Yao, Chong
    Sun, Fenglian
    Fang, Hongyuan
    MICROELECTRONICS RELIABILITY, 2021, 125
  • [9] Design and Architecture Definition for Advanced 3D Fan-Out Wafer-Level Packaging
    Bhangaonkar, Karan
    Sankarasubramanian, Santosh
    Journal of Microelectronics and Electronic Packaging, 2024, 21 (03): : 59 - 66
  • [10] Thermal stress analysis of wafer-level multilayer stacking process for 3D-TSV packaging
    Zhao, Shengjun
    Chen, Si
    Qin, Fei
    Dai, Yanwei
    Gong, Yanpeng
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,