A 650-MHz, IA-32 microprocessor with enhanced data streaming for graphics and video

被引:14
作者
Senthinathan, R [1 ]
Fischer, S [1 ]
Rangchi, H [1 ]
Yazdanmehr, H [1 ]
机构
[1] Intel Corp, Microprocessor Prod Grp, Folsom, CA 95630 USA
关键词
C4; design; delay-locked-loops; de-skewed latches; microprocessor; MPEG-2; multimedia instructions; on-die-clock shrink/stretch circuit; PVT compensation circuits; single instruction multiple data; video encode/decode;
D O I
10.1109/4.799850
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a new IA-32 architecture microprocessor [1] that implements 70 additional instructions to further accelerate the performance of data-streaming applications such as three-dimensional graphics and video encode/decode. This professor is an enhancement over the previous implementation of this family through the addition of these new instructions along with circuit improvements in several key areas for higher clock frequency. The 10.17 x 12.10 mm(2) die contains 9.5 million transistors and is fabricated in a CMOS five-layer-metal 0.25-mu m process with a six-layer organic land grid array package using C4 interconnect technology, It has an operating range of 1.4-2.2 V and is currently running up to 650 MHz.
引用
收藏
页码:1454 / 1465
页数:12
相关论文
共 9 条
[1]  
DIEFENDORFF K, 1999, MICRODESIGN RESOURCE, V13
[2]  
GEANNOPOULOS G, 1998, IEEE INT SOL STAT CI, P400
[3]  
GWENNAP L, 1995, MICROPROCESSOR REP, V9, P6
[4]  
HAYCOCK M, 1997, P HOT INTERCONNECTS, V5, P149
[5]  
KAGAN M, 1997, INTEL TECHNOL J Q, V3
[6]  
SCHUTZ J, 1998, ISSCC, P236
[7]   REFERENCE PLANE PARASITICS MODELING AND THEIR CONTRIBUTION TO THE POWER AND GROUND PATH EFFECTIVE INDUCTANCE AS SEEN BY THE OUTPUT DRIVERS [J].
SENTHINATHAN, R ;
CANGELLARIS, AC ;
PRINCE, JL .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1994, 42 (09) :1765-1773
[8]   APPLICATION-SPECIFIC CMOS OUTPUT DRIVER CIRCUIT-DESIGN TECHNIQUES TO REDUCE SIMULTANEOUS SWITCHING NOISE [J].
SENTHINATHAN, R ;
PRINCE, JL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) :1383-1388
[9]  
Taylor G., 1998, 1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215), P184, DOI 10.1109/VLSIC.1998.688078