Pipeline-Based Interlayer Bus Structure for 3D Networks-on-Chip

被引:0
作者
Daneshtalab, Masoud [1 ]
Ebrahimi, Masoumeh [1 ]
Liljeberg, Pasi [1 ]
Plosila, Juha [1 ]
Tenhunen, Hannu [1 ]
机构
[1] Univ Turku, Dept Informat Technol, Turku, Finland
来源
15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010) | 2010年
基金
芬兰科学院;
关键词
PERFORMANCE; ROUTER; SYSTEMS; DESIGN; ICS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The structure of direct vertical interconnections, called Through Silicon Vias (TSVs), is an important issue in the realm of 3D ICs. The bus-based and network-based structures are the two dominant architectures for implementing TSVs as interlayer connection in 3D ICs. Both implementations have some disadvantages. The former suffers from poor scalability and deteriorates the performance at high injection rates, and the latter consumes more area and power dissipation. In this paper, we propose a novel pipeline bus structure for TSVs to improve the performance of the prior bus-based architecture. The presented structure can utilize bi-synchronous FIFO for synchronization between stacked layers if each layer is fabricated by different technologies. Experimental results with synthetic test cases demonstrate that the proposed architecture gives significant improvements in average network latency. Also, the hardware area and power consumption of the presented bus structure are 9% and 11% less than the typical bus structure of TSVs, respectively.
引用
收藏
页码:35 / 41
页数:7
相关论文
共 27 条
  • [1] [Anonymous], SNUG
  • [2] [Anonymous], P IEEE INT 3D SYST I
  • [3] [Anonymous], P NAN
  • [4] 3-D ICs: A novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integration
    Banerjee, K
    Souri, SJ
    Kapur, P
    Saraswat, KC
    [J]. PROCEEDINGS OF THE IEEE, 2001, 89 (05) : 602 - 633
  • [5] Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
  • [6] Daneshtalab Masoud, 2010, 2010 ACM/IEEE International Symposium on Networks-on-Chip (NOCS), P99, DOI 10.1109/NOCS.2010.19
  • [7] Input-Output Selection Based Router for Networks-on-Chip
    Daneshtalab, Masoud
    Ebrahimi, Masoumeh
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    [J]. IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 92 - 97
  • [8] Demystifying 3D ICs: The procs and cons of going vertical
    Davis, WR
    Wilson, J
    Mick, S
    Xu, M
    Hua, H
    Mineo, C
    Sule, AM
    Steer, M
    Franzon, PD
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06): : 498 - 510
  • [9] Demers A., 1989, P ACM SIGCOMM 89, P3, DOI DOI 10.1145/75247.75248
  • [10] Networks-on-Chip in a Three-Dimensional Environment: A Performance Evaluation
    Feero, Brett Stanley
    Pande, Partha Pratim
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (01) : 32 - 45