An asynchronous implementation of the MAXLIST algorithm

被引:0
作者
Myers, CJ
Zheng, H
机构
来源
1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS | 1997年
关键词
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
We present an efficient asynchronous VLSI architecture for calculating running maximum or minimum values over a sliding window. Running maximums or minimums are very useful for many signal and image processing tasks. Our architecture performs the calculation using the MAXLIST algorithm. In order to take advantage of the wide delay variations due to data-dependencies and operating conditions, an asynchronous approach is taken to achieve higher performance and lower power. Simulation results demonstrate that our asynchronous architecture is significantly faster than existing and potential synchronous architectures.
引用
收藏
页码:647 / 650
页数:4
相关论文
共 50 条
[31]   A MATRIX FORMALISM FOR ASYNCHRONOUS IMPLEMENTATION OF ALGORITHMS [J].
THAYSE, A .
IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (04) :289-300
[32]   An Asynchronous FPGA Logic Cell Implementation [J].
Mahram, Atabak ;
Najibi, Mehrdad ;
Pedram, Hossein .
GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, :176-179
[33]   Design and Implementation of Reconfigurable Asynchronous Pipelines [J].
de Gennaro, Alessandro ;
Sokolov, Danil ;
Mokhov, Andrey .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (06) :1527-1539
[34]   Implementation of SM4 Algorithm based on Asynchronous Dual-Rail Low-power Design [J].
Li, Youqi ;
Wu, Xingjun ;
Bai, Guoqiang .
2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, :616-618
[35]   Asynchronous logic design - from concepts to implementation [J].
Delvai, Martin ;
Steininger, Andreas .
3RD INT CONF ON CYBERNETICS AND INFORMATION TECHNOLOGIES, SYSTEMS, AND APPLICAT/4TH INT CONF ON COMPUTING, COMMUNICATIONS AND CONTROL TECHNOLOGIES, VOL 1, 2006, :81-86
[36]   Asynchronous Logic Implementation Based on Factorized DIMS [J].
Lemberski, Igor .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)
[38]   Asynchronous implementation of modular exponentiation for RSA cryptography [J].
Shieh, MD ;
Wu, CH ;
Sheu, MH ;
Sheu, JL ;
Wu, CH .
PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, :191-194
[39]   Implementation of design for test for asynchronous NCL designs [J].
Bhaskaran, B ;
Satagopan, V ;
Al-Assadi, W ;
Smith, SC .
CDES '05: Proceedings of the 2005 International Conference on Computer Design, 2005, :78-84
[40]   Asynchronous nested optimization algorithms and their parallel implementation [J].
Department of Statistics, University of Vienna, Universitaetsstrasse 5, A-1090 Vienna, Austria .
Wuhan University Journal of Natural Sciences, 2001, 6 (1-2) :560-567