Parasitic-aware RF circuit design and optimization

被引:13
作者
Park, J [1 ]
Choi, K [1 ]
Allstot, DJ [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
关键词
RF integrated circuits; RF circuit synthesis; simulated annealing; particle swarm optimization (PSO);
D O I
10.1109/tcsi.2004.835691
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
RF circuit synthesis techniques based on particle swarm optimization and adaptive simulated annealing with tunneling are described, and comparisons of parasitic-aware designs of an RF distributed amplifier and a nonlinear power amplifier are presented. Synthesized in 0.35-mum digital CMOS using a single 3.3-V power supply, the designs provide an 8-dB gain and 8-GHz bandwidth for a four-stage distributed amplifier, and 1.2-W output power with 55% drain efficiency at 900 MHz for a three-stage power amplifier. A standard circuit simulator, HSPICE or SPECTRE, embedded in an optimization loop is used to evaluate cost functions. The proposed design and optimization methodology is computationally efficient and robust in searching complex multidimensional design spaces.
引用
收藏
页码:1953 / 1966
页数:14
相关论文
共 18 条
[1]  
Aarts E., 1989, Wiley-Interscience Series in Discrete Mathematics and Optimization
[2]   A fully integrated 0.5-5.5-GHz CMOS distributed amplifier [J].
Ballweber, BM ;
Gupta, R ;
Allstot, DJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) :231-239
[3]  
BALLWEBER BM, 1998, THESIS OREGON STATE
[4]  
CHOI K, 1999, THESIS ARIZONA STATE
[5]  
CHOI K, 2002, P IEEE INT S CIRC SY, V1, P269
[6]   A 1.8-GHz CMOS low-phase-noise voltage-controlled oscillator with prescaler [J].
Craninckx, J ;
Steyaert, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) :1474-1482
[7]   DISTRIBUTED AMPLIFICATION [J].
GINZTON, EL ;
HEWLETT, WR ;
JASBERG, JH ;
NOE, JD .
PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1948, 36 (08) :956-969
[8]   DESIGN OF PLANAR RECTANGULAR MICROELECTRONIC INDUCTORS [J].
GREENHOUSE, HM .
IEEE TRANSACTIONS ON PARTS HYBRIDS AND PACKAGING, 1974, PH10 (02) :101-109
[9]   Parasitic-aware design and optimization of CMOS RF integrated circuits [J].
Gupta, R ;
Allstot, DJ .
1998 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, 1998, :325-328
[10]  
Kennedy J, 1995, 1995 IEEE INTERNATIONAL CONFERENCE ON NEURAL NETWORKS PROCEEDINGS, VOLS 1-6, P1942, DOI 10.1109/icnn.1995.488968