Memristor FPGA IP Core Implementation for Analog and Digital Applications

被引:28
|
作者
Tolba, Mohammed F. [1 ]
Fouda, Mohammed E. [2 ]
Hezayyin, Haneen G. [1 ]
Madian, Ahmed H. [1 ,3 ]
Radwan, Ahmed G. [1 ,2 ]
机构
[1] Nile Univ, Nanoelect Integrated Syst Ctr, Cairo 11451, Egypt
[2] Cairo Univ, Fac Engn, Engn Math Dept, Giza 12613, Egypt
[3] NCRRT, Egyptian Atom Energy Author, Radiat Engn Dept, Cairo 11672, Egypt
关键词
Memristor; IP core; FPGA; chaotic generator;
D O I
10.1109/TCSII.2018.2882496
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Exploring the nonlinear dynamics of the memristors is essential to be adequately used in the applications. Realizing memristor on FPGAs as an intellectual property (IP) core offers a flexible platform to realize different models. In the literature, few implementations have been proposed for simple and limited memristor model. In this brief, two discrete and continuous versatile memristor models alongside their FPGA realizations are proposed. These models can generate different pinched hysteric behaviors, such as symmetric, asymmetric pinched hysteresis, and multi-state switching behavior. In addition, the closed form expression for the enclosed area is derived to prove the memristive behavior. The proposed implementations have been successfully synthesized and verified on a Xilinx Nexys4 FPGA with less than 1% utilization and running up to 231 MHz. In order to test the functionality of the proposed cores, a digital implementation for the memrisitive-Chua chaotic circuit is implemented and verified experimentally. The experimental results show a good performance compared with MATLAB simulations and previous works.
引用
收藏
页码:1381 / 1385
页数:5
相关论文
共 50 条
  • [41] Hardware implementation of digital image skeletonization algorithm using FPGA for computer vision applications
    Rao, Perumalla Srinivasa
    Yedukondalu, Kamatham
    JOURNAL OF VISUAL COMMUNICATION AND IMAGE REPRESENTATION, 2019, 59 : 140 - 149
  • [42] IMPLEMENTATION OF A VERILOG-BASED DIGITAL RECEIVER FOR 2.4 GHz ZIGBEE APPLICATIONS ON FPGA
    Ahmad, Rafidah
    Sidek, Othman
    Mohd, Shukri Korakkottil Kunhi
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2014, 9 (01): : 136 - 153
  • [43] A digital-analog hybrid random number generator based on memristor
    Yuan Ze-Shi
    Li Hong-Tao
    Zhu Xiao-Hua
    ACTA PHYSICA SINICA, 2015, 64 (24)
  • [44] Functional emulator designs for a memristor model with programmable analog and digital platforms
    Jean Luck Randrianantenaina
    Ahmet Yasin Baran
    Nimet Korkmaz
    Recai Kiliç
    Journal of Computational Electronics, 2023, 22 : 519 - 530
  • [45] Design and Implementation of IP Core for RoadRunneR-128 Block Cipher
    Raj, Mitha
    Joseph, Shinta K.
    Tomy, Josemon
    Niveditha, K. S.
    Johnson, Anna
    Nandakumar, R.
    Raj, Mitu
    2017 INTERNATIONAL CONFERENCE ON PUBLIC KEY INFRASTRUCTURE AND ITS APPLICATIONS (PKIA 2017), 2017, : 57 - 62
  • [46] Brain Tumor Detection from Brain MRI Using Soft IP Core on FPGA
    Nazifa Tabassum
    Sheikh Md. Rabiul Islam
    Farzana Bulbul
    Circuits, Systems, and Signal Processing, 2023, 42 : 724 - 747
  • [47] Brain Tumor Detection from Brain MRI Using Soft IP Core on FPGA
    Tabassum, Nazifa
    Islam, Sheikh Md Rabiul
    Bulbul, Farzana
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (02) : 724 - 747
  • [48] Functional emulator designs for a memristor model with programmable analog and digital platforms
    Randrianantenaina, Jean Luck
    Baran, Ahmet Yasin
    Korkmaz, Nimet
    Kilic, Recai
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2023, 22 (01) : 519 - 530
  • [49] FPGA Design Space Exploration of IDEA Cryptography IP Core
    Penumetcha, Dinesh Varma
    Xie, Jiafeng
    Ren, Saiyu
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [50] Dynamics analysis, synchronization and FPGA implementation of multiscroll neural networks with non memristor
    Yu, Fei
    Kong, Xinxin
    Yao, Wei
    Zhang, Jin
    Cai, Shuo
    Lin, Hairong
    Jin, Jie
    CHAOS SOLITONS & FRACTALS, 2024, 179