LOW-COMPLEXITY SYSTOLIC DESIGN FOR FINITE FIELD MULTIPLIER

被引:0
作者
Rajalakshmi, T. P. [1 ]
Rajesh, C. B. [1 ]
机构
[1] Amrita Vishwa Vidyapeetham, Elect & Commun Dept, Coimbatore, Tamil Nadu, India
来源
2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE) | 2014年
关键词
Finite field; systolic design; irreducible polynomial;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Here focus, is to implement a polynomial basis finite field multiplier. An area efficient systolic structure for finite field multiplication over the galois field GF(2(m)) based on irreducible polynomial was introduced. A novel cutest retiming can be introduced to reduce the critical path and thereby reduce the latency of operation. From the synthesis result from synopsys design vision and Xilinx, we find that the complexity of structure in terms of area, power and latency of the proposed structure can be reduced from the existing design.
引用
收藏
页数:4
相关论文
共 47 条
  • [11] Multiplexer implementation of low-complexity polynomial basis multiplier in GF(2m) using all one polynomial
    Chiou, Che Wun
    Lee, Chiou-Yng
    Yeh, Yun-Chi
    INFORMATION PROCESSING LETTERS, 2011, 111 (21-22) : 1044 - 1047
  • [12] Pipelined systolic multiplier for finite fields GF(2m)
    Kim, HS
    Yoo, KY
    Kim, JJ
    Kim, TG
    INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, PROCEEDINGS, 1999, : 1224 - 1229
  • [13] High-speed, low-complexity systolic designs of novel iterative division algorithms in GF(2m)
    Wu, CH
    Wu, CM
    Shieh, MD
    Hwang, YT
    IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (03) : 375 - 380
  • [14] High-Throughput Low-Complexity Systolic Montgomery Multiplication Over GF(2m) Based on Trinomials
    Bayat-Sarmadi, Siavash
    Farmani, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (04) : 377 - 381
  • [15] An Efficient Finite Field Multiplier Using Redundant Representation
    Namin, Ashkan Hosseinzadeh
    Wu, Huapeng
    Ahmadi, Majid
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2012, 11 (02)
  • [16] Low latency systolic multipliers for finite field GF(2~m) based on irreducible polynomials
    谢佳峰
    贺建军
    桂卫华
    JournalofCentralSouthUniversity, 2012, 19 (05) : 1283 - 1289
  • [17] Low latency systolic multipliers for finite field GF (2 m ) based on irreducible polynomials
    Xie Jia-feng
    He Jian-jun
    Gui Wei-hua
    JOURNAL OF CENTRAL SOUTH UNIVERSITY OF TECHNOLOGY, 2012, 19 (05): : 1283 - 1289
  • [18] Design and Implementation of 16 bit systolic multiplier using modular shifting algorithm
    Jayarajkumar, S.
    Sivanandam, K.
    2016 Second International Conference on Science Technology Engineering and Management (ICONSTEM), 2016, : 532 - 537
  • [19] Finite Field Polynomial Multiplier with Linear Feedback Shift Register
    Chiou, Che-Wun
    Lee, Chiou-Yng
    Lin, Jim-Min
    JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2007, 10 (03): : 253 - 264
  • [20] Low complexity bit serial systolic multipliers over GF(2m) for three classes of finite fields
    Kwon, S
    INFORMATION AND COMMUNICATIONS SECURITY, PROCEEDINGS, 2002, 2513 : 209 - 216