LOW-COMPLEXITY SYSTOLIC DESIGN FOR FINITE FIELD MULTIPLIER

被引:0
|
作者
Rajalakshmi, T. P. [1 ]
Rajesh, C. B. [1 ]
机构
[1] Amrita Vishwa Vidyapeetham, Elect & Commun Dept, Coimbatore, Tamil Nadu, India
来源
2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE) | 2014年
关键词
Finite field; systolic design; irreducible polynomial;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Here focus, is to implement a polynomial basis finite field multiplier. An area efficient systolic structure for finite field multiplication over the galois field GF(2(m)) based on irreducible polynomial was introduced. A novel cutest retiming can be introduced to reduce the critical path and thereby reduce the latency of operation. From the synthesis result from synopsys design vision and Xilinx, we find that the complexity of structure in terms of area, power and latency of the proposed structure can be reduced from the existing design.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Low-complexity versatile finite field multiplier in normal basis
    Li, H
    Zhang, CN
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2002, 2002 (09) : 954 - 960
  • [2] Low-Complexity Versatile Finite Field Multiplier in Normal Basis
    Hua Li
    Chang Nian Zhang
    EURASIP Journal on Advances in Signal Processing, 2002
  • [3] Low-complexity finite field multiplier using irreducible trinomials
    Chiou, CW
    Lin, LC
    Chou, FH
    Shu, SF
    ELECTRONICS LETTERS, 2003, 39 (24) : 1709 - 1711
  • [4] LSM: Novel Low-Complexity Unified Systolic Multiplier over Binary Extension Field
    Xie, Jiafeng
    Lee, Chiou-Yng
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 343 - 346
  • [5] Low-Complexity Semi-Systolic Multiplier Using Redundant Representation Over Finite Fields
    Kim, Kee-Won
    Lee, Hyun-Ho
    Kim, Seung-Hoon
    ADVANCED SCIENCE LETTERS, 2017, 23 (10) : 10325 - 10328
  • [6] Low-complexity unidirectional systolic Dickson basis multiplier for lightweight cryptosystems
    Chiou, C. W.
    Sun, Y-S.
    Lee, C-M.
    Liou, J-Y.
    ELECTRONICS LETTERS, 2019, 55 (01) : 28 - 29
  • [7] A low-complexity RNS multiplier
    Paliouras, V
    Karagianni, K
    Stouraitis, T
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 487 - 496
  • [8] Low-Complexity Digit-Level Systolic Gaussian Normal Basis Multiplier
    Shao, Qiliang
    Hu, Zhenji
    Chen, Shaobo
    Chen, Pingxiuqi
    Xie, Jiafeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (10) : 2817 - 2827
  • [9] Low-Complexity Multiternary Digit Multiplier Design in CNTFET Technology
    Srinivasu, B.
    Sridharan, K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (08) : 753 - 757
  • [10] A low-complexity combinatorial RNS multiplier
    Paliouras, V
    Karagianni, K
    Stouraitis, T
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (07): : 675 - 683