Development of a Highly Efficient and Linear Differential CMOS Power Amplifier With Harmonic Control

被引:0
|
作者
Jin, Sangsu [1 ]
Moon, Kyunghoon [1 ]
Kwon, Myeongju [3 ]
Park, Byungjoon [2 ]
Jin, Hadong [1 ]
Park, Jongjin [2 ]
Kim, Bumman [1 ,2 ]
机构
[1] POSTECH, Dept Elect Engn, Pohang 790784, Gyeongbuk, South Korea
[2] POSTECH, Div IT Convergence Engn, Pohang 790784, Gyeongbuk, South Korea
[3] LG Elect, CTO, Syst IC Lab, Seoul 137130, South Korea
来源
2013 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC 2013) | 2013年
基金
新加坡国家研究基金会;
关键词
Cascode; differential; long term evolution (LTE); linearization; power amplifiers (PAs); second harmonic control;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a highly linear differential cascode CMOS power amplifier (PA) with a second harmonic circuit at the common-gate (CG) stage. The proposed single stage PA including the harmonic control circuit is fabricated using 0.18-mu m RF CMOS technology with a printed board circuit based output transformer. The impact on the nonlinearity of the common-gate stage is analyzed. The CMOS PA module achieves a power added efficiency (PAE) of 38.7%, an error vector magnitude (EVM) of 5.4%, and the adjacent channel leakage ratio (ACLR) of -30.4 dBc at the average output power of 27.8 dBm and the frequency of 1.85 GHz for the 10-MHz bandwidth (BW) 16-QAM 7.5-dB peak-to-average power ratio (PAPR) long-term evolution (LTE) signal.
引用
收藏
页码:757 / 759
页数:3
相关论文
共 50 条
  • [1] A highly linear and efficient differential CMOS power amplifier with harmonic control
    Kang, Jongchan
    Yoon, Jehyung
    Min, Kyoungjoon
    Yu, Daekyu
    Nam, Joongjin
    Yang, Youngoo
    Kim, Bumman
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1314 - 1322
  • [2] Highly efficient balanced CMOS linear power amplifier with load immunity
    Jeon, H.
    Yoon, Y.
    Kim, H.
    Huang, Y. -Y.
    Lee, C. -H.
    ELECTRONICS LETTERS, 2011, 47 (19) : 1095 - U84
  • [3] A Highly Linear and Efficient CMOS Power Amplifier With Cascode-Cascade Configuration
    Jeong, Gwanghyeon
    Joo, Taehwan
    Hong, Songcheol
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (06) : 596 - 598
  • [4] Simulation of a Highly Efficient Doherty Power Amplifier with Second Harmonic Control
    Chen, Lu
    Li, Gun
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION, ELECTRONICS AND ELECTRICAL ENGINEERING (AUTEEE), 2018, : 60 - 63
  • [5] A Highly Efficient Power Amplifier at 5.8 GHz Using Independent Harmonic Control
    Park, Yunsik
    Minn, Donggyu
    Kim, Seokhyeon
    Moon, Junghwan
    Kim, Bumman
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (01) : 76 - 78
  • [6] Differential CMOS linear power amplifier with 2nd harmonic termination at common source node
    Kang, J
    Lee, K
    Yoon, J
    Chung, Y
    Hwang, S
    Kim, B
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 443 - 446
  • [7] Highly Efficient 24-GHz CMOS Linear Power Amplifier with an Adaptive Bias Circuit
    Koo, Hyunji
    Koo, Bonhoon
    Hong, Songcheol
    2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 7 - 9
  • [8] A CMOS Highly Linear Doherty Power Amplifier With Multigated Transistors
    Jung, Doohwan
    Zhao, Huan
    Wang, Hua
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2019, 67 (05) : 1883 - 1891
  • [9] Highly Linear mm-Wave CMOS Power Amplifier
    Park, Byungjoon
    Jin, Sangsu
    Jeong, Daechul
    Kim, Jooseung
    Cho, Yunsung
    Moon, Kyunghoon
    Kim, Bumman
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (12) : 4535 - 4544
  • [10] A Highly Linear, Low Power, Highly Efficient, CMOS Wideband Power Amplifier for 2-5 GHz Wireless Communications
    Chen, Jun-Da
    Qian, Jia-bin
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (08) : 4691 - 4714