A 39-to-45-Gbit/s multi-data-rate clock and data recovery circuit with a robust lock detector

被引:19
作者
Nosaka, H
Sano, E
Ishii, K
Ida, M
Kurishima, K
Yamahata, S
Shibata, T
Fukuyama, H
Yoneyama, M
Enoki, T
Muraguchi, M
机构
[1] NTT Corp, NTT Photon Labs, Atsugi, Kanagawa 2430198, Japan
[2] NTT Corp, Network Innovat Las, Yokosuka, Kanagawa, Japan
关键词
clock and data recovery (CDR); HBT; InP; jitter; phase-locked loop (PLL); voltage-controlled oscillator (VCO); 40; G;
D O I
10.1109/JSSC.2004.831463
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe a 40-Gbit/s-class clock and data recovery (CDR) circuit with an extremely wide pull-in range. A Darlington-type voltage-controlled oscillator (VCO) is newly designed to cover the STM-256/OC-768 full-rate-clock frequencies with a wide frequency margin. We also describe a new lock detector using an exclusive-NOR gate. The CDR IC was fabricated using InP/InGaAs HBTs. Error-free operation and wide eye opening were confirmed for 40-, 43-, and 45-Gbit/s PRBS with a word length of 2(31)-1. We attached a frequency search and phase control (FSPC) circuit to the chip as a new frequency acquisition aid, and this allows the CDR circuit to pull in throughout a 39-45-Gbit/s range. The peak-to-peak and rms jitter of the recovered clock were 3.6 and 0.48 ps, respectively.
引用
收藏
页码:1361 / 1365
页数:5
相关论文
共 8 条
[1]   Differential core histone binding Behavior - RNA polymerase I promoter region vs 5S rDNA positioning DNA sequences [J].
Georgel, PT ;
Robert, CH .
CELL BIOCHEMISTRY AND BIOPHYSICS, 2002, 37 (01) :1-13
[2]   Undoped-emitter InP/InGaAs HBTs for high-speed and low-power applications [J].
Ida, M ;
Kurishima, K ;
Nakajima, H ;
Watanabe, N ;
Yamahata, S .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :854-856
[3]   3.5-Gb/sx4-Ch Si bipolar LSI's for optical interconnections [J].
Ishihara, N ;
Fujita, S ;
Togashi, M ;
Hino, S ;
Arai, Y ;
Tanaka, N ;
Kobayashi, Y ;
Akazawa, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) :1493-1501
[4]   Fully monolithic integrated 43 Gbit/s clock and data recovery circuit in InPHEMT technology [J].
Murata, K ;
Sano, K ;
Sano, E ;
Sugitani, S ;
Enoki, T .
ELECTRONICS LETTERS, 2001, 37 (20) :1235-1237
[5]   A 10-Gb/s data-pattern independent clock and data recovery circuit with a two-mode phase comparator [J].
Nosaka, H ;
Ishii, K ;
Enoki, T ;
Shibata, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) :192-197
[6]   A fully integrated 40-Gbit/s clock and data recovery circuit using InP/InGaAs HBTs [J].
Nosaka, H ;
Sano, E ;
Ishii, K ;
Ida, M ;
Kurishima, K ;
Enoki, T ;
Shibata, T .
2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, :83-86
[7]   A SI BIPOLAR PHASE AND FREQUENCY DETECTOR IC FOR CLOCK EXTRACTION UP TO 8-GB/S [J].
POTTBACKER, A ;
LANGMANN, U ;
SCHREIBER, HU .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1747-1751
[8]   A fully integrated 40-Gb/s clock and data recovery IC with 1:4 DEMUX in SiGe technology [J].
Reinhold, M ;
Dorschky, C ;
Rose, E ;
Pullela, R ;
Mayer, P ;
Kunz, F ;
Baeyens, Y ;
Link, T ;
Mattia, JP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1937-1945