Charge Buildup and Spatial Distribution of Interface Traps in 65-nm pMOSFETs Irradiated to Ultrahigh Doses

被引:33
作者
Bonaldo, Stefano [1 ,2 ]
Gerardin, Simone [1 ,2 ]
Jin, Xiaoming [3 ]
Paccagnella, Alessandro [1 ,2 ]
Faccio, Federico [4 ]
Borghello, Giulio [4 ,5 ]
Fleetwood, Daniel M. [6 ]
机构
[1] Univ Padua, Dept Informat Engn, I-35131 Padua, Italy
[2] INFN, I-35131 Padua, Italy
[3] Northwest Inst Nucl Technol, Xian 710024, Shaanxi, Peoples R China
[4] CERN, European Lab Particle Phys, CH-1211 Geneva, Switzerland
[5] Univ Udine, DPIA, I-33100 Udine, Italy
[6] Vanderbilt Univ, Dept Elect & Comp Engn, 221 Kirkland Hall, Nashville, TN 37235 USA
关键词
65-nm CMOS; charge pumping (CP); interface traps; lightly doped drain (LDD); MOSFETs; radiation-induced short-channel effect (RISCE); series resistance; spacer; threshold voltage shift; total dose effects; ultrahigh doses; BORDER TRAPS; X-RAY; RADIATION; TRANSISTORS;
D O I
10.1109/TNS.2019.2903020
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a commercial 65-nm CMOS technology is irradiated at ultrahigh ionizing doses and then annealed at high temperature under different bias conditions. The experimental results demonstrate the high sensitivity of pMOSFETs to radiation-induced short-channel effects, related to the buildup of defects in spacer dielectrics. We find that the charge buildup in the spacers is insensitive to the applied source-to-drain electric field, but the generation and/or annealing of interface traps strongly depends on applied drain bias and channel length. The static dc and charge-pumping measurements indicate a high density of interface traps in the lateral source/drain extension regions. The worst case bias condition corresponds to the application of a large drain-source voltage, due to the lateral electric field driving hydrogen from the spacers toward the source extension and the channel. The consequent differences in growth and annealing rates of interface traps lead to a large asymmetric degradation of the short-channel transistors. The technology computer-aided design simulations are used to qualitatively confirm the proposed degradation model.
引用
收藏
页码:1574 / 1583
页数:10
相关论文
共 29 条
  • [21] RESPONSE OF INTERFACE TRAPS DURING HIGH-TEMPERATURE ANNEALS
    LELIS, AJ
    OLDHAM, TR
    DELANCEY, WM
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1991, 38 (06) : 1590 - 1597
  • [22] On the tunneling component of charge pumping current in ultrathin gate oxide MOSFET's
    Masson, P
    Autran, JL
    Brini, J
    [J]. IEEE ELECTRON DEVICE LETTERS, 1999, 20 (02) : 92 - 94
  • [23] Total Ionizing Dose effects on a 28 nm Hi-K metal-gate CMOS technology up to 1 Grad
    Mattiazzo, S.
    Bagatin, M.
    Bisello, D.
    Gerardin, S.
    Marchioro, A.
    Paccagnella, A.
    Pantano, D.
    Pezzotta, A.
    Zhang, C-M.
    Baschirotto, A.
    [J]. JOURNAL OF INSTRUMENTATION, 2017, 12
  • [24] Electrical characterization of Pb centers in (100)Si-SiO2 structures:: The influence of surface potential on passivation during post metallization anneal
    Ragnarsson, LÅ
    Lundgren, P
    [J]. JOURNAL OF APPLIED PHYSICS, 2000, 88 (02) : 938 - 942
  • [25] Effects of hydrogen motion on interface trap formation and annealing
    Rashkeev, SN
    Fleetwood, DM
    Schrimpf, RD
    Pantelides, ST
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) : 3158 - 3165
  • [26] Radiation Effects in MOS Oxides
    Schwank, James R.
    Shaneyfelt, Marty R.
    Fleetwood, Daniel M.
    Felix, James A.
    Dodd, Paul E.
    Paillet, Philippe
    Ferlet-Cavrois, Veronique
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (04) : 1833 - 1853
  • [27] Nonuniform total-dose-induced charge distribution in shallow-trench isolation oxides
    Turowski, M
    Raman, A
    Schrimpf, RD
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) : 3166 - 3171
  • [28] CORRELATING THE RADIATION RESPONSE OF MOS CAPACITORS AND TRANSISTORS
    WINOKUR, PS
    SCHWANK, JR
    MCWHORTER, PJ
    DRESSENDORFER, PV
    TURPIN, DC
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1984, 31 (06) : 1453 - 1460
  • [29] Hardness assurance testing of bipolar junction transistors at elevated irradiation temperatures
    Witczak, SC
    Schrimpf, RD
    Fleetwood, DM
    Galloway, KF
    Lacoe, RC
    Mayer, DC
    Puhl, JM
    Pease, RL
    Suehle, JS
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (06) : 1989 - 2000