Timing verification for transparently latched circuits

被引:11
|
作者
Chen, Ruiming [1 ]
Zhou, Hai [1 ]
机构
[1] Northwestern Univ, Dept Elect & Comp Engn, Evanston, IL 60208 USA
基金
美国国家科学基金会;
关键词
scheduling; timing analysis; timing verification;
D O I
10.1109/TCAD.2005.857395
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance integrated-circuit designs need to verify the clock schedules as they usually have level-sensitive latches for their speed. With process variations, the verification needs to, compute the probability of correct clocking. Because of complex statistical correlations and accumulated inaccuracy of statistical operations, traditional iterative approaches have difficulties in getting accurate results. A statistical check of the structural conditions for correct clocking is proposed instead, where the central problem is to compute the probability of having a positive cycle in a graph with random edge weights. The authors proposed two algorithms to handle this. The proposed algorithms traverse the graph only several times to reduce the correlations among iterations, and it considers not only data delay variations but also clock-skew variations. Although the first algorithm is a heuristic algorithm that may overestimate timing yields, experimental results show that it has an error of 0.16 % on average in comparison with the Monte Carlo (MC) simulation. Based on a cycle-breaking technique, the second heuristic algorithm can conservatively estimate timing yields. Both algorithms are much more efficient than the MC simulation.
引用
收藏
页码:1847 / 1855
页数:9
相关论文
共 50 条
  • [21] Generation and verification of timing constraints for fine-grain pipelined asynchronous data-path circuits
    Özcan, M
    Imai, M
    Nanya, T
    ASYNC: EIGHTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2002, : 109 - 114
  • [22] Timing verification df asynchronous sequential circuits with specifications - A method of reducing state transitions to be verified in detail
    Ohnishi, A
    Sugiyama, Y
    Okamoto, T
    SYSTEMS AND COMPUTERS IN JAPAN, 1996, 27 (11) : 53 - 63
  • [23] Hierarchical Verification of Quantum Circuits
    Beillahi, Sidi Mohamed
    Mahmoud, Mohamed Yousri
    Tahar, Sofiene
    NASA FORMAL METHODS, NFM 2016, 2016, 9690 : 344 - 352
  • [24] AUTOMATIC VERIFICATION OF ASYNCHRONOUS CIRCUITS
    CLARKE, E
    MISHRA, B
    LECTURE NOTES IN COMPUTER SCIENCE, 1984, 164 : 101 - 115
  • [25] Thalamofrontal Circuits in Timing Behavior
    De Corte, Benjamin
    Heslin, Kesley
    Hallin, Michael
    Halverson, Hunter
    Parker, Krystal
    NEUROPSYCHOPHARMACOLOGY, 2019, 44 (SUPPL 1) : 179 - 179
  • [26] On timing analysis of combinational circuits
    Ben Salah, R
    Bozga, M
    Maler, O
    FORMAL MODELING AND ANALYSIS OF TIMED SYSTEMS, 2003, 2791 : 204 - 218
  • [27] STATE VERIFICATION FOR SYNCHRONOUS CIRCUITS
    He Xinhua Gong Yunzhan Fu Qingling(Armored Force Engineering Institute
    Journal of Electronics(China), 1997, (02) : 165 - 168
  • [28] Formal verification of circuits and systemsForeword
    P. P. Chakrabarti
    Sadhana, 2002, 27 (2) : 128 - 128
  • [29] FLASH TUBE TIMING CIRCUITS
    ELVERS, CL
    INSTRUMENTS & CONTROL SYSTEMS, 1972, 45 (08): : 37 - &
  • [30] Automatic verification of asynchronous circuits
    Lee, Trevor W.S.
    Greenstreet, Mark R.
    Seger, Carl-Johan
    IEEE Design and Test of Computers, 12 (01): : 24 - 31