Timing verification for transparently latched circuits

被引:11
|
作者
Chen, Ruiming [1 ]
Zhou, Hai [1 ]
机构
[1] Northwestern Univ, Dept Elect & Comp Engn, Evanston, IL 60208 USA
基金
美国国家科学基金会;
关键词
scheduling; timing analysis; timing verification;
D O I
10.1109/TCAD.2005.857395
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance integrated-circuit designs need to verify the clock schedules as they usually have level-sensitive latches for their speed. With process variations, the verification needs to, compute the probability of correct clocking. Because of complex statistical correlations and accumulated inaccuracy of statistical operations, traditional iterative approaches have difficulties in getting accurate results. A statistical check of the structural conditions for correct clocking is proposed instead, where the central problem is to compute the probability of having a positive cycle in a graph with random edge weights. The authors proposed two algorithms to handle this. The proposed algorithms traverse the graph only several times to reduce the correlations among iterations, and it considers not only data delay variations but also clock-skew variations. Although the first algorithm is a heuristic algorithm that may overestimate timing yields, experimental results show that it has an error of 0.16 % on average in comparison with the Monte Carlo (MC) simulation. Based on a cycle-breaking technique, the second heuristic algorithm can conservatively estimate timing yields. Both algorithms are much more efficient than the MC simulation.
引用
收藏
页码:1847 / 1855
页数:9
相关论文
共 50 条
  • [1] Timing verification with crosstalk for transparently latched circuits
    Zhou, H
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 56 - 61
  • [2] Statistical Timing Verification for Transparently Latched Circuits through Structural Graph Traversal
    Yuan, Xingliang
    Wang, Jia
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 649 - 654
  • [3] Binning Optimization for Transparently-Latched Circuits
    Gong, Min
    Zhou, Hai
    Li, Li
    Tao, Jun
    Zeng, Xuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (02) : 270 - 283
  • [4] Timing verification of dynamic circuits
    Venkat, K
    Chen, L
    Lin, I
    Mistry, P
    Madhani, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) : 452 - 455
  • [5] Timing Verification for Adaptive Integrated Circuits
    Kumar, Rohit
    Li, Bing
    Shen, Yiren
    Schlichtmann, Ulf
    Hu, Jiang
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1587 - 1590
  • [6] Timing verification of sequential dynamic circuits
    Van Campenhout, D
    Mudge, T
    Sakallah, KA
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (05) : 645 - 658
  • [7] Timing verification of sequential domino circuits
    VanCampenhout, D
    Mudge, T
    Sakallah, KA
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 127 - 132
  • [8] Modeling timing correlation and the accurate timing verification of digital interface circuits
    Escalante, MA
    Dimopoulos, NJ
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 321 - 324
  • [9] Relative timing based verification of timed circuits and systems
    Kim, H
    Beerel, PA
    Stevens, K
    ASYNC: EIGHTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2002, : 115 - 124
  • [10] TIMING VERIFICATION OF LOGIC-CIRCUITS WITH COMBINED DELAY MODEL
    KIMURA, S
    KASHIMA, S
    HANEDA, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1992, E75A (10) : 1230 - 1238