A Computational Digital Pixel Sensor Featuring Block-Readout Architecture for On-Chip Image Processing

被引:19
作者
Ito, Kiyoto [1 ]
Tongprasit, Benjamas [1 ]
Shibata, Tadashi [2 ]
机构
[1] Univ Tokyo, Dept Frontier Informat, Tokyo 1138656, Japan
[2] Univ Tokyo, Sch Engn, Dept Elect Engn & Informat Technol, Tokyo 1138656, Japan
关键词
CMOS imager; computational image sensor; digital pixel sensor (DPS); rank-order filtering; ALGORITHM; ARRAY;
D O I
10.1109/TCSI.2008.926983
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a computational digital pixel sensor (DPS) equipped with an on-chip image-processing capability has been developed. In order to resolve the interconnection bottleneck between the sensor array and on-chip processing units, a new block-readout architecture has been proposed and implemented on the chip. The data from the sensor array are read out in a form of a pixel block compatible to kernel image processing, and they are processed in parallel by on-chip processing units. Such an architecture has enabled us to carry out an efficient kernel processing using a linear array of single-instruction-multiple-data processing units. In order to demonstrate the advantage of such an architecture, a rank-order filtering circuit has been implemented on the chip as a case study of the on-chip image processing. In this paper, a binary-search rank-order filtering algorithm has been implemented in a simple circuitry. A proof-of-concept chip having an array of 64x48 pixels was designed and fabricated using a 0.35-mu m CMOS technology, and the concept has been verified by the measurement of fabricated chips.
引用
收藏
页码:114 / 123
页数:10
相关论文
共 27 条
[1]   A digital pixel image sensor for real-time readout [J].
Andoh, F ;
Shimamoto, H ;
Fujita, Y .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (11) :2123-2127
[2]   A DPS array with programmable resolution and reconfigurable conversion time [J].
Bermak, A ;
Yung, YF .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (01) :15-22
[3]   A novel adaptive logarithmic digital pixel sensor [J].
Bermak, Amine ;
Kitchen, Alistair .
IEEE PHOTONICS TECHNOLOGY LETTERS, 2006, 18 (17-20) :2147-2149
[4]   Adaptive-quantization digital image sensor for low-power image compression [J].
Chen Shoushun ;
Bermak, Amine ;
Yan, Wang ;
Martinez, Dominique .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (01) :13-25
[5]   A fully parallel CMOS analog median filter [J].
Díaz-Sánchez, A ;
Ramírez-Angulo, J ;
Lopez-Martin, A ;
Sánchez-Sinencio, E .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (03) :116-123
[6]   CMOS image sensors [J].
El Gamal, A ;
Eltoukhy, H .
IEEE CIRCUITS & DEVICES, 2005, 21 (03) :6-20
[7]   Pixel level processing - Why, what, and how? [J].
El Gamal, A ;
Yang, D ;
Fowler, B .
SENSORS, CAMERAS, AND APPLICATIONS FOR DIGITAL PHOTOGRAPHY, 1999, 3650 :2-13
[8]  
Findlater K, 2003, ISSCC DIG TECH PAP I, V46, P218
[9]  
FOSSUM ER, 1997, IEEE T ELECTRON DEV, V44, P10
[10]  
FOWLER B, 1994, ISSCC DIG TECH PAP I, V37, P226, DOI 10.1109/ISSCC.1994.344659