Top-down GaN nanowire transistors with nearly zero gate hysteresis for parallel vertical electronics

被引:37
作者
Fatahilah, Muhammad Fahlesa [1 ,2 ]
Yu, Feng [1 ,2 ]
Strempel, Klaas [1 ,2 ]
Romer, Friedhard [4 ]
Maradan, Dario [3 ]
Meneghini, Matteo [5 ]
Bakin, Andrey [1 ,2 ]
Hohls, Frank [3 ]
Schumacher, Hans Werner [3 ]
Witzigmann, Bernd [4 ]
Waag, Andreas [1 ,2 ]
Wasisto, Hutomo Suryo [1 ,2 ]
机构
[1] Tech Univ Carolo Wilhelmina Braunschweig, Inst Semicond Technol IHT, Hans Sommer Str 66, D-38106 Braunschweig, Germany
[2] Tech Univ Carolo Wilhelmina Braunschweig, Lab Emerging Nanometrol LENA, Langer Kamp 6, D-38106 Braunschweig, Germany
[3] PTB, Bundesallee 100, D-38116 Braunschweig, Germany
[4] Univ Kassel, CEP, Wilhelmshoher Allee 71, D-34121 Kassel, Germany
[5] Univ Padua, Dept Informat Engn, I-35131 Padua, Italy
关键词
PERFORMANCE ANALYSIS; RESONATORS; ENHANCEMENT; INTEGRATION; SIMULATION; DEPLETION; MOBILITY; VOLTAGE;
D O I
10.1038/s41598-019-46186-9
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
This paper reports on the direct qualitative and quantitative performance comparisons of the field-effect transistors (FETs) based on vertical gallium nitride nanowires (GaN NWs) with different NW numbers (i.e., 1-100) and diameters (i.e., 220-640 nm) fabricated on the same wafer substrate to prove the feasibility of employing the vertical 3D architecture concept towards massively parallel electronic integration, particularly for logic circuitry and metrological applications. A top-down approach combining both inductively coupled plasma dry reactive ion etching (ICP-DRIE) and wet chemical etching is applied in the realization of vertically aligned GaN NWs on metalorganic vapor-phase epitaxy (MOVPE)-based GaN thin films with specific doping profiles. The FETs are fabricated involving a stack of n-p-n GaN layers with embedded inverted p-channel, top drain bridging contact, and wrap-around gating technology. From the electrical characterization of the integrated NWs, a threshold voltage (V-th) of (6.6 +/- 0.3) V is obtained, which is sufficient for safely operating these devices in an enhancement mode (E-mode). Aluminium oxide (Al2O3) grown by atomic layer deposition (ALD) is used as the gate dielectric material resulting in nearly-zero gate hysteresis (i.e., forward and backward sweep V-th shift (Delta V-th) of -0.2 V). Regardless of the required device processing optimization for having better linearity profile, the upscaling capability of the devices from single NW to NW array in terms of the produced currents could already be demonstrated. Thus, the presented concept is expected to bridge the nanoworld into the macroscopic world, and subsequently paves the way to the realization of innovative large-scale vertical GaN nanoelectronics.
引用
收藏
页数:11
相关论文
共 55 条
  • [1] High-Speed Photonics for Side-by-Side Integration With Billion Transistor Circuits in Unmodified CMOS Processes
    Alloatti, Luca
    [J]. JOURNAL OF LIGHTWAVE TECHNOLOGY, 2017, 35 (06) : 1168 - 1173
  • [2] The 2018 GaN power electronics roadmap
    Amano, H.
    Baines, Y.
    Beam, E.
    Borga, Matteo
    Bouchet, T.
    Chalker, Paul R.
    Charles, M.
    Chen, Kevin J.
    Chowdhury, Nadim
    Chu, Rongming
    De Santi, Carlo
    De Souza, Maria Merlyne
    Decoutere, Stefaan
    Di Cioccio, L.
    Eckardt, Bernd
    Egawa, Takashi
    Fay, P.
    Freedsman, Joseph J.
    Guido, L.
    Haeberlen, Oliver
    Haynes, Geoff
    Heckel, Thomas
    Hemakumara, Dilini
    Houston, Peter
    Hu, Jie
    Hua, Mengyuan
    Huang, Qingyun
    Huang, Alex
    Jiang, Sheng
    Kawai, H.
    Kinzer, Dan
    Kuball, Martin
    Kumar, Ashwani
    Lee, Kean Boon
    Li, Xu
    Marcon, Denis
    Maerz, Martin
    McCarthy, R.
    Meneghesso, Gaudenzio
    Meneghini, Matteo
    Morvan, E.
    Nakajima, A.
    Narayanan, E. M. S.
    Oliver, Stephen
    Palacios, Tomas
    Piedra, Daniel
    Plissonnier, M.
    Reddy, R.
    Sun, Min
    Thayne, Iain
    [J]. JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2018, 51 (16)
  • [3] AlGaN/GaN current aperture vertical electron transistors with regrown channels
    Ben-Yaacov, I
    Seck, YK
    Mishra, UK
    DenBaars, SP
    [J]. JOURNAL OF APPLIED PHYSICS, 2004, 95 (04) : 2073 - 2078
  • [4] Surface-induced effects in GaN nanowires
    Calarco, Raffaella
    Stoica, Toma
    Brandt, Oliver
    Geelhaar, Lutz
    [J]. JOURNAL OF MATERIALS RESEARCH, 2011, 26 (17) : 2157 - 2168
  • [5] Integrated nanoelectronics for the future
    Chau, Robert
    Doyle, Brian
    Datta, Suman
    Kavalieros, Jack
    Zhang, Kevin
    [J]. NATURE MATERIALS, 2007, 6 (11) : 810 - 812
  • [6] Enhancement and depletion mode AlGaN/GaN CAVET with Mg-ion-implanted GaN as current blocking layer
    Chowdhury, Srabanti
    Swenson, Brian L.
    Mishra, Umesh K.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2008, 29 (06) : 543 - 545
  • [7] Temperature effects on trigate SOI MOSFETs
    Colinge, JP
    Floyd, L
    Quinn, AJ
    Redmond, G
    Alderman, JC
    Xiong, W
    Cleavelin, CR
    Schulz, T
    Schruefer, K
    Knoblinger, G
    Patruno, P
    [J]. IEEE ELECTRON DEVICE LETTERS, 2006, 27 (03) : 172 - 174
  • [8] Review of dynamic effects and reliability of depletion and enhancement GaN HEMTs for power switching applications
    De Santi, Carlo
    Meneghini, Matteo
    Meneghesso, Gaudenzio
    Zanoni, Enrico
    [J]. IET POWER ELECTRONICS, 2018, 11 (04) : 668 - 674
  • [9] Top-down fabrication of large-area GaN micro- and nanopillars
    Debnath, Ratan
    Ha, Jong-Yoon
    Wen, Baomei
    Paramanik, Dipak
    Motayed, Abhishek
    King, Matthew R.
    Davydov, Albert V.
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2014, 32 (02):
  • [10] Massively parallel fabrication of crack-defined gold break junctions featuring sub-3 nm gaps for molecular devices
    Dubois, Valentin
    Raja, Shyamprasad N.
    Gehring, Pascal
    Caneva, Sabina
    van der Zant, Herre S. J.
    Niklaus, Frank
    Stemme, Goran
    [J]. NATURE COMMUNICATIONS, 2018, 9