Chip-to-chip interconnections based on the wireless capacitive coupling for 3D integration

被引:6
|
作者
Charlet, B.
Di Cioccio, L.
Dechamp, J.
Zussy, M.
Enot, T.
Canegallo, R.
Fazzi, A.
Guerrieri, R.
Magagni, L.
机构
[1] CEA, LETI, F-38054 Grenoble 9, France
[2] STMicroelect, Cent R&D Bologna Lab, I-40136 Bologna, Italy
[3] Univ Bologna, ARCES, I-40123 Bologna, Italy
关键词
3D integration; capacitive interconnections; chip-to-chip connections;
D O I
10.1016/j.mee.2006.10.052
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Chip-to-chip interconnection, based on wireless communication by capacitive coupling was investigated. This innovative approach will considerably reduce the pitch of the pin and strongly help in the implementation of a dense network of interconnects, while improving inter-chip bandwidth and power dissipation. The 3D integration technology based on aligned wafer-to-wafer direct bonding technique was implemented for IC capacitive interconnection realization. The capacitive structures are created by facing two wafers with symmetrical IC chips bearing at last level a two-dimensional array of metal arms covered by a dielectric layer. Communication take place by capacitive coupling using capacitors created at location in the aligned micro-array. The capacitance dielectric thickness was monitored during the wafer bonding. Specific wafer process flow and especially precise circuit alignment were applied; in order to create between the bonded chips the capacitive interconnect arrays. After bonding, one wafer was thinned down, and I/O via were opened though the piled up remaining silicon and the two bonded stacks of CMOS structures. That elaborated structure was then ready for wire bonding. Electrical characterization tests are performed and the first functional testing gives very good performances in high-speed communication between the stacked chips. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:2195 / 2199
页数:5
相关论文
共 50 条
  • [1] Characterization of Chip-to-Chip Wireless Interconnections Based on Capacitive Coupling
    Cardu, R.
    Franchi, E.
    Guerrieri, R.
    Scandiuzzo, M.
    Cani, S.
    Perugini, L.
    Spolzino, S.
    Canegallo, R.
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 375 - 380
  • [2] Chip-to-Chip Communication Based on Capacitive Coupling
    Cardu, R.
    Scandiuzzo, M.
    Cani, S.
    Perugini, L.
    Franchi, E.
    Canegallo, R.
    Guerrieri, R.
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 277 - +
  • [3] A CMOS-Compatible Chip-to-Chip 3D Integration Platform
    Temiz, Yuksel
    Zervas, Michael
    Guiducci, Carlotta
    Leblebici, Yusuf
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 555 - 560
  • [4] Investigation of Chip-to-Chip Interconnections for Memory-Logic Communication on 3D Interposer Technology
    Neve, C. Roda
    Ryckaert, J.
    Van der Plas, G.
    Detalle, M.
    Beyne, E.
    Pantano, N.
    Verhelst, M.
    2014 IEEE 18TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2014,
  • [5] Self-Aligned Chip-to-Chip Optical Interconnections in Ultra-Thin 3D Glass Interposers
    Vis, William
    Chou, Bruce C.
    Sundaram, Venky
    Tummala, Rao
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 804 - 809
  • [6] Inductive links for 3D stacked chip-to-chip communication
    Sun, X.
    Pantano, N.
    Kim, S. W.
    Van der Plas, G.
    Beyne, E.
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1215 - 1220
  • [7] 3D chip-to-chip stacking with through silicon interconnects
    Lo, Wei-Chung
    Chang, Shu-Ming
    Chen, Yu-Hua
    Ko, Jeng-Dar
    Kuo, Tzu-Ying
    Chang, Hsiang-Hung
    Shih, Ying-Ching
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 72 - +
  • [8] GUIDED-WAVE OPTICAL CHIP-TO-CHIP INTERCONNECTIONS
    KOBAYASHI, M
    YAMADA, M
    YAMADA, Y
    HIMENO, A
    TERUI, H
    ELECTRONICS LETTERS, 1987, 23 (04) : 143 - 144
  • [9] OPTICAL IMAGING APPLIED TO MICROELECTRONIC CHIP-TO-CHIP INTERCONNECTIONS
    KOSTUK, RK
    GOODMAN, JW
    HESSELINK, L
    APPLIED OPTICS, 1985, 24 (17): : 2851 - 2858
  • [10] Chip-to-chip communications using capacitive interconnects
    Viitala, Olli
    Ryynanen, Jussi
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2888 - 2891