Chip-to-chip interconnections based on the wireless capacitive coupling for 3D integration

被引:6
作者
Charlet, B.
Di Cioccio, L.
Dechamp, J.
Zussy, M.
Enot, T.
Canegallo, R.
Fazzi, A.
Guerrieri, R.
Magagni, L.
机构
[1] CEA, LETI, F-38054 Grenoble 9, France
[2] STMicroelect, Cent R&D Bologna Lab, I-40136 Bologna, Italy
[3] Univ Bologna, ARCES, I-40123 Bologna, Italy
关键词
3D integration; capacitive interconnections; chip-to-chip connections;
D O I
10.1016/j.mee.2006.10.052
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Chip-to-chip interconnection, based on wireless communication by capacitive coupling was investigated. This innovative approach will considerably reduce the pitch of the pin and strongly help in the implementation of a dense network of interconnects, while improving inter-chip bandwidth and power dissipation. The 3D integration technology based on aligned wafer-to-wafer direct bonding technique was implemented for IC capacitive interconnection realization. The capacitive structures are created by facing two wafers with symmetrical IC chips bearing at last level a two-dimensional array of metal arms covered by a dielectric layer. Communication take place by capacitive coupling using capacitors created at location in the aligned micro-array. The capacitance dielectric thickness was monitored during the wafer bonding. Specific wafer process flow and especially precise circuit alignment were applied; in order to create between the bonded chips the capacitive interconnect arrays. After bonding, one wafer was thinned down, and I/O via were opened though the piled up remaining silicon and the two bonded stacks of CMOS structures. That elaborated structure was then ready for wire bonding. Electrical characterization tests are performed and the first functional testing gives very good performances in high-speed communication between the stacked chips. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:2195 / 2199
页数:5
相关论文
共 8 条
[1]   3-DIMENSIONAL IC TRENDS [J].
AKASAKA, Y .
PROCEEDINGS OF THE IEEE, 1986, 74 (12) :1703-1714
[2]  
DICIOCCIO L, 2005, P INT S SEM WAF BOND, P280
[3]  
DROST J, 2003, IEEE J SOLID STA SEP, P469
[4]  
Fazzi A, 2005, IEEE CUST INTEGR CIR, P101
[5]  
GARROU P, 2005, SEMICONDUCTORS INT
[6]  
GUARINI K, 2003, INT S THIN FILM MAT, P3790
[7]   BONDING OF SILICON-WAFERS FOR SILICON-ON-INSULATOR [J].
MASZARA, WP ;
GOETZ, G ;
CAVIGLIA, A ;
MCKITTERICK, JB .
JOURNAL OF APPLIED PHYSICS, 1988, 64 (10) :4943-4950
[8]  
Moriceau H, 2003, ELEC SOC S, V2003, P49