Heterogeneous Hardware Accelerators Interconnect: An Overview

被引:0
|
作者
Cuong Pham-Quoc [1 ]
Al-Ars, Zaid [1 ]
Bertels, Koen [1 ]
机构
[1] Delft Univ Technol, Comp Engn Lab, NL-2600 AA Delft, Netherlands
关键词
DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present an overview of interconnect solutions for hardware accelerator systems. A number of solutions are presented: bus-based, DMA, crossbar, NoC, as well as combinations of these. The paper proposes analytical models to predict the performance of these solutions and implements them in practice. The jpeg decoder application is implemented as our case study in different scenarios using the presented interconnect solutions. We profile the application to extract the input data for our analytical model. Measurement results show that the NoC solution combined with a bus-based system provides the best performance as predicted by the analytical models. The NoC solution achieves a speed-up of up to 2.4x compared to the bus-based system, while consuming the least amount of energy. However, the NoC has the highest resource usage of up to 20.7% overhead.
引用
收藏
页码:189 / 195
页数:7
相关论文
共 50 条
  • [1] Hybrid Interconnect Design for Heterogeneous Hardware Accelerators
    Cuong Pham-Quoc
    Heisswolf, Jan
    Werner, Stephan
    Al-Ars, Zaid
    Becker, Juergn
    Bertels, Koen
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 843 - 846
  • [2] Heterogeneous Hardware Accelerators with Hybrid Interconnect: an Automated Design Approach
    Cuong Pham-Quoc
    Ashraf, Imran
    Al-Ars, Zaid
    Bertels, Koen
    2015 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND APPLICATIONS (ACOMP), 2015, : 59 - 66
  • [3] Design Framework for FPGA-based Hardware Accelerators with Heterogeneous Interconnect
    Cuong Pham-Quoc
    PROCEEDINGS OF 2019 6TH NATIONAL FOUNDATION FOR SCIENCE AND TECHNOLOGY DEVELOPMENT (NAFOSTED) CONFERENCE ON INFORMATION AND COMPUTER SCIENCE (NICS), 2019, : 148 - 153
  • [4] Interconnect Synthesis of Heterogeneous Accelerators in a Shared Memory Architecture
    Chen, Yu-Ting
    Cong, Jason
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 359 - 364
  • [5] Heterogeneous Computing with Accelerators: an Overview with Examples
    Varbanescu, Ana Lucia
    Shen, Jie
    2016 FORUM ON SPECIFICATION AND DESIGN LANGUAGES (FDL), 2016,
  • [6] Hardware synthesis for reconfigurable heterogeneous pipelined accelerators
    Jozwiak, Lech
    Douglas, Alexander
    PROCEEDINGS OF THE FIFTH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, 2008, : 1123 - 1130
  • [7] Characterization and Optimization of Behavioral Hardware Accelerators in Heterogeneous MPSoCs
    Liu, Yidi
    Villaverde, Monica
    Moreno, Felix
    Schafer, Benjamin Carrion
    2017 12TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2017,
  • [8] An overview memristor based hardware accelerators for deep neural network
    Gokgoz, Baki
    Gul, Fatih
    Aydin, Tolga
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2024, 36 (09):
  • [9] Multicore Signal Processing Platform With Heterogeneous Configurable Hardware Accelerators
    Rossi, Davide
    Mucci, Claudio
    Pizzotti, Matteo
    Perugini, Luca
    Canegallo, Roberto
    Guerrieri, Roberto
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (09) : 1990 - 2003
  • [10] Lightweight hardware support for selective coherence in heterogeneous manycore accelerators
    Cilardo, Alessandro
    Gagliardi, Mirko
    Scotti, Vincenzo
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 932 - 935