Publicly Verifiable Watermarking for Intellectual Property Protection in FPGA Design

被引:20
作者
Zhang, Jiliang [1 ]
Liu, Lele [2 ]
机构
[1] Hunan Univ, Coll Comp Sci & Elect Engn, Changsha 410082, Hunan, Peoples R China
[2] Northeastern Univ, Software Coll, Shenyang 110169, Peoples R China
基金
中国国家自然科学基金;
关键词
Field-programmable gate array (FPGA); intellectual property (IP) protection; publicly verifiable; watermarking; zero knowledge; IP; VERIFICATION; BINDING; SCHEME;
D O I
10.1109/TVLSI.2016.2619682
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Watermarking as a novel intellectual property (IP) protection technique can protect field-programmable gate array IPs from infringement. However, existing watermarking techniques may give away sensitive information during the public verification, which enables malicious verifiers or third parties to remove the embedded watermark and resell the design. Current zero-knowledge watermarking verification schemes can address the sensitive information leakage issue but are vulnerable to embedding attacks, which makes them ineffective in preventing the infringement denying of untrusted buyers (verifiers). This paper proposes a new publicly verifiable watermarking detection technique based on chaos-based zero-knowledge interaction and time stamping to resiliently resist the sensitive information leakage and embedding attacks, and is thus robust to the cheating from the prover, verifier, or third party. Experimental results and analysis show that the proposed method has better robustness than the most recent related literature.
引用
收藏
页码:1520 / 1527
页数:8
相关论文
共 25 条
  • [1] Adelsbach A., 2001, Proceedings of the 4th Inter. Workshop on Info. Hiding, V2137, P273
  • [2] [Anonymous], 2005, IWLS Benchmarks
  • [3] Beker H., 1982, CIPHER SYSTEMS PROTE
  • [4] BETH T, 1988, LECT NOTES COMPUT SC, V330, P77
  • [5] A Blind Dynamic Fingerprinting Technique for Sequential Circuit Intellectual Property Protection
    Chang, Chip-Hong
    Zhang, Li
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (01) : 76 - 89
  • [6] Ultra-Low Overhead Dynamic Watermarking on Scan Design for Hard IP Protection
    Cui, Aijiao
    Qu, Gang
    Zhang, Yan
    [J]. IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2015, 10 (11) : 2298 - 2313
  • [7] Dubrova E, 2008, DES AUT TEST EUROPE, P1128
  • [8] A Flexible Design Flow for Software IP Binding in FPGA
    Gora, Michael A.
    Maiti, Abhranil
    Schaumont, Patrick
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2010, 6 (04) : 719 - 728
  • [9] Haber S., 1990, Journal of Cryptology, V3, P99, DOI DOI 10.1007/BF00196791
  • [10] Statistics of chaotic binary sequences
    Kohda, T
    Tsuneda, A
    [J]. IEEE TRANSACTIONS ON INFORMATION THEORY, 1997, 43 (01) : 104 - 112