Static Timing Model Extraction for Combinational Circuits

被引:0
作者
Li, Bing [1 ]
Knoth, Christoph [1 ]
Schneider, Walter [1 ]
Schmidt, Manuel [1 ]
Schlichtmann, Ulf [1 ]
机构
[1] Tech Univ Munich, Dept Elect Engn & Informat Technol, D-80333 Munich, Germany
来源
INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2009年 / 5349卷
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
For large circuits, static timing analysis (STA) needs to be performed in a hierarchical manner to achieve higher performance in arrival time propagation. In hierarchical STA, efficient and accurate timing models of sub-modules need to be created. We propose a timing model extraction method that significantly reduces the size of timing models without losing any accuracy by removing redundant timing information. Circuit components which do not contribute to the delay of any input to output pair are removed. The proposed method is deterministic. Compared to the original models, the numbers of edges and vertices of the resulting timing models are reduced by 84% and 85% on average, respectively, which are significantly more than the results achieved by other methods.
引用
收藏
页码:156 / 166
页数:11
相关论文
共 6 条
[1]   Unveiling the ISCAS-85 benchmarks: A case study in reverse engineering [J].
Hansen, MC ;
Yalcin, H ;
Hayes, JP .
IEEE DESIGN & TEST OF COMPUTERS, 1999, 16 (03) :72-80
[2]   Delay abstraction in combinational logic circuits [J].
Kobayashi, N ;
Malik, S .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (10) :1205-1212
[3]  
Moon CW, 2002, DES AUT CON, P152, DOI 10.1109/DAC.2002.1012611
[4]  
VISWESWARIAH C, 1999, P INT C COMP AID DES, P244
[5]  
ZHOU S, 2006, P INT C COMP AID DES, P415
[6]  
[No title captured]