A low-cost concurrent TSV test architecture with lossless test output compression scheme

被引:7
作者
Lee, Young-woo [1 ]
Lim, Hyunchan [1 ]
Seo, Sungyoul [1 ]
Cho, Keewon [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
ON-CHIP; TEST CHALLENGES; RESISTIVE OPEN; OPEN DEFECTS; 3-D ICS; DESIGN; PERFORMANCE; CIRCUITS; MODEL;
D O I
10.1371/journal.pone.0221043
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
As the traditional IC design migrates to three-dimensional integrated circuits (3D-ICs) design, new challenges need to be considered carefully to solve its reliability and yield issues. 3D-ICs using through-silicon-vias (TSVs) can have latent defects such as resistive open and bridge defects, which are caused by the thermal stress during the fabrication process. These latent defects lead to the deterioration of the electrical performance of TSVs caused by an undesired increase in the resistance-capacitance (RC) delay. For this reason, various post-bond test methodologies have been studied to improve the reliability of 3D-ICs. Cost reduction in these TSV test architectures is also currently being studied by decreasing various factors such as hardware overhead, test time, and the peak current consumption. Usually, a single test-clock-period is required to determine whether the test result contains the defective TSV. When the test result of any TSVs fails, we use another single test-clock-period to classify its defect type. In this paper, we propose a new TSV test architecture to transfer the combined test output of the test result and the specific defect type to the pad during the single test-clock-period. Our proposed test architecture also provides a reliable block-based concurrent testing to optimize the test time by dividing the die into concurrent blocks. The experimental results showed that our proposed test architecture could reduce the test time and the hardware overhead substantially by ensuring that the reasonable peak power consumption for mass production was reasonable without the test quality being adversely affected.
引用
收藏
页数:23
相关论文
共 50 条
[31]   Clinical Validation of Innovative Optical-Sensor-Based, Low-Cost, Rapid Diagnostic Test to Reduce Antimicrobial Resistance [J].
Kapur, Suman ;
Gehani, Manish ;
Kammili, Nagamani ;
Bhardwaj, Pankaj ;
Nag, Vijayalakshmi ;
Devara, Sudha M. ;
Sharad, Shashwat .
JOURNAL OF CLINICAL MEDICINE, 2019, 8 (12)
[32]   Analixity: An open source, low-cost analysis system for the elevated plus maze test, based on computer vision techniques [J].
Gonzalez-Gaspar, Patricia ;
Macias-Carballo, Monserrat ;
Cadena-Mejia, Teresa ;
Landa-Jimenez, Miguel A. ;
Montes-Gonzalez, Fernando M. ;
Leonor Lopez-Meraz, Maria ;
Beltran-Parrazal, Luis ;
Morgado-Valle, Consuelo .
BEHAVIOURAL PROCESSES, 2021, 193
[33]   Low-Cost Distributed Thermal Response Test for the Estimation of Thermal Ground and Grout Conductivities in Geothermal Heat Pump Applications [J].
Priarone, Antonella ;
Morchio, Stefano ;
Fossa, Marco ;
Memme, Samuele .
ENERGIES, 2023, 16 (21)
[34]   Evaluation of a Low-Cost Liquid-Based Pap Test in Rural El Salvador: A Split-Sample Study [J].
Guo, Jin ;
Cremer, Miriam ;
Maza, Mauricio ;
Alfaro, Karla ;
Felix, Juan C. .
JOURNAL OF LOWER GENITAL TRACT DISEASE, 2014, 18 (02) :151-155
[35]   Low-Cost CDC ROADM Architecture Based on Stacked Wavelength Selective Switches [J].
Yang, Haining ;
Robertson, Brian ;
Wilkinson, Peter ;
Chu, Daping .
JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2017, 9 (05) :375-384
[36]   Low-Cost High-Performance VLSI Architecture for Montgomery Modular Multiplication [J].
Kuang, Shiann-Rong ;
Wu, Kun-Yi ;
Lu, Ren-Yao .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) :434-443
[37]   A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch [J].
Cui, Xiaole ;
Zhang, Qixue ;
Cui, Xiaoxin .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (01) :50-58
[38]   Integrated architecture for navigation and attitude control of low-cost suborbital launch vehicles [J].
dos Santos, Pedro ;
Oliveira, Paulo .
ACTA ASTRONAUTICA, 2024, 222 :52-68
[39]   A Low-Cost Architecture for Multi-Mode Reed-Solomon Decoder [J].
Chen, Yun ;
Huang, Yuebin ;
Meng, Wei ;
Yu, Zhiyi ;
Zeng, Xiaoyang .
2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, :332-334
[40]   Off-the-Shelf Low-Cost Target Tracking Architecture for Wireless Communications [J].
Xu, Hantao ;
Aliakbarian, Hadi ;
Vandenbosch, Guy A. E. .
IEEE SYSTEMS JOURNAL, 2015, 9 (01) :13-21