A low-cost concurrent TSV test architecture with lossless test output compression scheme

被引:7
作者
Lee, Young-woo [1 ]
Lim, Hyunchan [1 ]
Seo, Sungyoul [1 ]
Cho, Keewon [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
来源
PLOS ONE | 2019年 / 14卷 / 08期
基金
新加坡国家研究基金会;
关键词
ON-CHIP; TEST CHALLENGES; RESISTIVE OPEN; OPEN DEFECTS; 3-D ICS; DESIGN; PERFORMANCE; CIRCUITS; MODEL;
D O I
10.1371/journal.pone.0221043
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
As the traditional IC design migrates to three-dimensional integrated circuits (3D-ICs) design, new challenges need to be considered carefully to solve its reliability and yield issues. 3D-ICs using through-silicon-vias (TSVs) can have latent defects such as resistive open and bridge defects, which are caused by the thermal stress during the fabrication process. These latent defects lead to the deterioration of the electrical performance of TSVs caused by an undesired increase in the resistance-capacitance (RC) delay. For this reason, various post-bond test methodologies have been studied to improve the reliability of 3D-ICs. Cost reduction in these TSV test architectures is also currently being studied by decreasing various factors such as hardware overhead, test time, and the peak current consumption. Usually, a single test-clock-period is required to determine whether the test result contains the defective TSV. When the test result of any TSVs fails, we use another single test-clock-period to classify its defect type. In this paper, we propose a new TSV test architecture to transfer the combined test output of the test result and the specific defect type to the pad during the single test-clock-period. Our proposed test architecture also provides a reliable block-based concurrent testing to optimize the test time by dividing the die into concurrent blocks. The experimental results showed that our proposed test architecture could reduce the test time and the hardware overhead substantially by ensuring that the reasonable peak power consumption for mass production was reasonable without the test quality being adversely affected.
引用
收藏
页数:23
相关论文
共 50 条
[21]   Low-cost Protocol of Footprint Analysis and Hanging Box Test for Mice Applied the Chronic Restraint Stress [J].
Sugimoto, Hiroki ;
Kawakami, Kiyoshi .
JOVE-JOURNAL OF VISUALIZED EXPERIMENTS, 2019, (143)
[22]   A Low-Cost, Robust and Tolerant, Digital Scheme for Post-Bond Testing and Diagnosis of TSVs [J].
Gerakis, Vasileios ;
Tsiatouhas, Yiorgos ;
Hatzopoulos, Alkis .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2021, 37 (02) :191-203
[23]   An Efficient VLSI Test Data Compression Scheme for Circular Scan Architecture Based on Modified Ant Colony Meta-heuristic [J].
Mitra, Sanjoy ;
Das, Debaprasad .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (03) :327-342
[24]   GANA: A Novel Low-Cost Conflict-Free NoC Architecture [J].
Zahavi, Eitan ;
Cidon, Israel ;
Kolodny, Avinoam .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2013, 12 (04)
[25]   On-site and low-cost detection of cyanide by simple colorimetric and fluorogenic sensors: Smartphone and test strip applications [J].
Erdemir, Serkan ;
Malkondu, Sait .
TALANTA, 2020, 207
[26]   Development of a new personal air filter test system using a low-cost particulate matter (PM) sensor [J].
Hapidin, Dian Ahmad ;
Munir, Muhammad Miftahul ;
Suprijadi ;
Khairurrijal, Khairurrijal .
AEROSOL SCIENCE AND TECHNOLOGY, 2020, 54 (02) :203-216
[27]   Low-Power Scan Operation in Test Compression Environment [J].
Czysz, Dariusz ;
Kassab, Mark ;
Lin, Xijiang ;
Mrugalski, Grzegorz ;
Rajski, Janusz ;
Tyszer, Jerzy .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (11) :1742-1755
[28]   Empirical Formulation of Torque Output for Spherical Actuators with Low-cost Rotor Poles [J].
Yan, Liang ;
Chen, I-Ming ;
Lim, Chee Kian ;
Yang, Guilin ;
Lee, Kok-Meng .
2009 IEEE/ASME INTERNATIONAL CONFERENCE ON ADVANCED INTELLIGENT MECHATRONICS, VOLS 1-3, 2009, :1618-+
[29]   An Implication-based Test Scheme for Both Diagnosis and Concurrent Error Detection Applications [J].
Wang, Chih-Hao ;
Hsieh, Tong-Yu .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (01)
[30]   Grouping-Based TSV Test Architecture for Resistive Open and Bridge Defects in 3-D-ICs [J].
Lee, Young-woo ;
Lim, Hyeonchan ;
Kang, Sungho .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (10) :1759-1763