A low-cost concurrent TSV test architecture with lossless test output compression scheme

被引:7
|
作者
Lee, Young-woo [1 ]
Lim, Hyunchan [1 ]
Seo, Sungyoul [1 ]
Cho, Keewon [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
来源
PLOS ONE | 2019年 / 14卷 / 08期
基金
新加坡国家研究基金会;
关键词
ON-CHIP; TEST CHALLENGES; RESISTIVE OPEN; OPEN DEFECTS; 3-D ICS; DESIGN; PERFORMANCE; CIRCUITS; MODEL;
D O I
10.1371/journal.pone.0221043
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
As the traditional IC design migrates to three-dimensional integrated circuits (3D-ICs) design, new challenges need to be considered carefully to solve its reliability and yield issues. 3D-ICs using through-silicon-vias (TSVs) can have latent defects such as resistive open and bridge defects, which are caused by the thermal stress during the fabrication process. These latent defects lead to the deterioration of the electrical performance of TSVs caused by an undesired increase in the resistance-capacitance (RC) delay. For this reason, various post-bond test methodologies have been studied to improve the reliability of 3D-ICs. Cost reduction in these TSV test architectures is also currently being studied by decreasing various factors such as hardware overhead, test time, and the peak current consumption. Usually, a single test-clock-period is required to determine whether the test result contains the defective TSV. When the test result of any TSVs fails, we use another single test-clock-period to classify its defect type. In this paper, we propose a new TSV test architecture to transfer the combined test output of the test result and the specific defect type to the pad during the single test-clock-period. Our proposed test architecture also provides a reliable block-based concurrent testing to optimize the test time by dividing the die into concurrent blocks. The experimental results showed that our proposed test architecture could reduce the test time and the hardware overhead substantially by ensuring that the reasonable peak power consumption for mass production was reasonable without the test quality being adversely affected.
引用
收藏
页数:23
相关论文
共 50 条
  • [1] A Low-Cost TSV Test and Diagnosis Scheme Based on Binary Search Method
    Zhang, Xiaolong
    Li, Huiyun
    Jiang, Li
    Xu, Qiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2639 - 2647
  • [2] Lowering cost of test: Parallel test or low-cost ATE?
    Rivoir, J
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 360 - 363
  • [3] Strategies for low-cost test
    Kapur, R
    Chandramouli, R
    Williams, TW
    IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (06): : 47 - 54
  • [4] Low-cost ANS encoder for lossless data compression in FPGAs
    Pastula, Magdalena
    Russek, Pawel
    Wiatr, Kazimierz
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2024, 70 (01) : 219 - 228
  • [5] A Hybrid Low-Cost PLL Test Scheme based on BIST Methodology
    Cai, Zhikuang
    Que, Shixuan
    Liu, Tingting
    Xu, Haobo
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS RESEARCH AND MECHATRONICS ENGINEERING, 2015, 121 : 354 - 357
  • [6] A low-cost accumulator-based test pattern generation architecture
    Magos, D.
    Voyiatzis, I.
    Tarnick, S.
    14TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2008, : 267 - 272
  • [7] A Low-Cost FPGA-Based Test and Diagnosis Architecture for SRAMs
    Di Carlo, Stefano
    Prinetto, Paolo
    Scionti, Alberto
    Figueras, Joan
    Manich, Salvador
    Rodriguez-Montanes, Rosa
    2009 FIRST INTERNATIONAL CONFERENCE ON ADVANCES IN SYSTEM TESTING AND VALIDATION LIFECYCLE, 2009, : 141 - +
  • [8] A Low-Cost Self-Test Architecture Integrated With PRESENT Cipher Core
    Haider, Zeeshan
    Javeed, Khalid
    Song, Mei
    Wang, Xiaojun
    IEEE ACCESS, 2019, 7 : 46045 - 46058
  • [9] A low-cost concurrent BIST scheme for increased-dependability
    Voyiatzis, L
    Halatsis, C
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2005, 2 (02) : 150 - 156
  • [10] A low-cost input vector monitoring concurrent BIST Scheme
    Voyiatzis, I.
    Efstathiou, C.
    Sgouropoulou, C.
    PROCEEDINGS OF THE 2013 IEEE 19TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2013, : 179 - 180