Optimizing FinFET Technology for High-Speed and Low-Power Design

被引:0
|
作者
Sairam, Tarun [1 ]
Zhao, Wei [1 ]
Cao, Yu [1 ]
机构
[1] Sun Microsyst Inc, Sunnyvale, CA USA
关键词
FinFET; Threshold Voltage; Power; Energy; Speed; Noise Margin; Variations;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The threshold voltage (V(th)) of a FinFET device varies between the on and off mode: V(th) is lower when the transistor is on and it is higher when the transistor is off. Such a property is ideal for low-power designs with low supply voltage (V(dd)). The low V(th) provides high circuit speed even when V(dd) is low, while the high standby V(th) effectively controls the leakage. In this work, we exploit this property to achieve both high-speed and low-power operations. First, we develop an equivalent sub-circuit model of a FinFET transistor for design explorations. The accuracy of this model is verified with TCAD simulations. Then, we optimize key device parameters to obtain a large range of V(th) between dynamic and standby mode: a thicker gate oxide and a thinner silicon body are desirable for this low-power design. Using the optimized FinFET device at 32nm node, we demonstrate that more than 35% reduction in total energy can be achieved without sacrificing the speed. We further benchmark the performance of representative logic and memory units under process variations.
引用
收藏
页码:73 / 77
页数:5
相关论文
共 50 条
  • [1] An efficient design of low-power and high-speed approximate compressor in FinFET technology
    Zakian, Pegah
    Asli, Rahebeh Niaraki
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 86
  • [2] High-Speed Low-Power FinFET Based Domino Logic
    Rasouli, Seid Hadi
    Koike, Hanpei
    Banerjee, Kaustav
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 829 - +
  • [3] High-Speed, Low-Power Quasi Delay Insensitive Handshake circuits based on FinFET Technology
    Zarei, Mohammad Yousef
    Mossaffa, Mandi
    Mohammadi, Siamak
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 489 - 494
  • [4] A New Technique for Designing Low-Power High-Speed Domino Logic Circuits in FinFET Technology
    Garg, Sandeep
    Gupta, Tarun K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [5] Design of a high-speed low-power CAM
    Gu, CH
    Zhu, HF
    Zhou, XF
    Min, H
    Zhou, D
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 187 - 190
  • [6] JOSEPHSON HIGH-SPEED AND LOW-POWER LSI TECHNOLOGY
    TAHARA, S
    NAGASAWA, S
    NUMATA, H
    HASHIMOTO, Y
    YOROZU, S
    MATSUOKA, H
    NEC RESEARCH & DEVELOPMENT, 1995, 36 (01): : 221 - 230
  • [7] AN IMPROVED TECHNOLOGY FOR HIGH-SPEED LOW-POWER IIL
    SMIT, E
    VRIJMOED, H
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1980, 127 (11) : C500 - C500
  • [8] High-speed and low-power ECL circuits design based on BiCMOS technology
    Wisetphanichkij, S
    Dejhan, K
    Cheevasuvit, F
    Soonyeekan, C
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 41 - 44
  • [9] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669
  • [10] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11