Design and Implementation of Fast FPGA Based Architecture for Reversible Watermarking

被引:0
作者
Ghosh, Sudip [1 ]
Kundu, Buoy [2 ]
Datta, Debopam [3 ]
Maity, Santi P. [4 ]
Rahaman, Hafizur [1 ,4 ]
机构
[1] Bengal Engn & Sci Univ Shibpur, Sch VLSI Technol, Howrah, W Bengal, India
[2] Bengal Engn & Sci Univ Shibpur, Dept Elect & Telecommun, Howrah, W Bengal, India
[3] Univ Illinois, Dept Elect & Comp Engn, Chicago, IL USA
[4] Bengal Engn & Sci Univ Shibpur, Dept Informat Technol, Howrah, India
来源
2013 INTERNATIONAL CONFERENCE ON ELECTRICAL INFORMATION AND COMMUNICATION TECHNOLOGY (EICT) | 2013年
关键词
VLSI Architecture; Reversible Watermarking; FPGA; INVISIBLE-ROBUST;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There are diverse hardware realization for digital watermarking of multimedia proposed in the literature. This paper focuses on the design and implementation of a fast FPGA(Field Programmable Gate Array) based architecture using reversible contrast mapping (RCM) based image watermarking algorithm. The specialty of this architecture attracts to the fact of clock-less encoder design and implementation which makes the design faster. The encoder module response time is independent of clock frequency, so the embedding of the watermark is possible as soon as the input is fetched. The schematic based design and implementation of the VLSI architecture have been done with Xilinx 14.1 on Spartan 3E FPGA family. The encoder requires 528 4-input LUTs and 303 slices. On the contrary, the decoder requires 613 LUTs and 347 slices. The maximum clock frequency of the decoder is 45 MHz. The results show the viability of low cost, high speed real-time use of the proposed VLSI architecture.
引用
收藏
页数:6
相关论文
共 12 条
  • [1] Celik MU, 2002, 2002 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL II, PROCEEDINGS, P157
  • [2] Very fast watermarking by reversible contrast mapping
    Coltuc, Dinu
    Chassery, Jean-Marc
    [J]. IEEE SIGNAL PROCESSING LETTERS, 2007, 14 (04) : 255 - 258
  • [3] COX I, 2002, DIGITAL WATERMAKING
  • [4] Invertible authentication watermark for JPEG images
    Fridrich, J
    Goljan, M
    Du, R
    [J]. INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: CODING AND COMPUTING, PROCEEDINGS, 2001, : 223 - 227
  • [5] VLSI implementation of online digital watermarking technique with difference encoding for 8-bit gray scale images
    Garimella, A
    Satyanarayana, MVV
    Kumar, RS
    Murugesh, PS
    Niranjan, UC
    [J]. 16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 283 - 288
  • [6] VLSI architecture and chip for combined invisible robust and fragile watermarking
    Mohanty, S. P.
    Kougianos, E.
    Ranganathan, N.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (05) : 600 - 611
  • [7] Mohanty SP, 2004, LECT NOTES COMPUT SC, V3356, P344
  • [8] A VLSI architecture for visible watermarking in a secure still digital camera (S2DC) design (vol 13, pg 808, 2005)
    Mohanty, SP
    Ranganathan, N
    Namballa, RK
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) : 1002 - 1012
  • [9] Mohanty SP, 2003, SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, P183
  • [10] Seitz J., 2005, DIGITAL WATERMARKING