Metal-layer capacitors in the 65 nm CMOS process and the application for low-leakage power-rail ESD clamp circuit

被引:28
作者
Chiu, Po-Yen
Ker, Ming-Dou [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
PROTECTION DESIGN; MIM CAPACITORS; PERFORMANCE; CURRENTS;
D O I
10.1016/j.microrel.2013.08.011
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Between the metal-insulator-metal (MIM) capacitor and metal-oxide-metal (MOM) capacitor, the MIM capacitor has a better characteristic of stable capacitance. However, the MOM capacitors can be easily realized through the metal interconnections, which does not need additional fabrication masks into the process. Moreover, the capacitance density of the MOM capacitor can exceed the MIM capacitor when more metal layers are used in nanoscale CMOS processes. With advantages of lower fabrication cost and higher capacitance density, the MOM capacitor could replace MIM capacitor gradually in general integrated circuit (IC) applications. Besides, the MOM capacitor ideally do not have the leakage issue. Thus, the MOM capacitor can be used instead of MOS capacitor to avoid the gate leakage issue of thin-oxide devices in nanoscale CMOS processes. With the MOM capacitor realized in the power-rail electrostatic discharge (ESD) clamp circuit, the overall leakage is decreased from 828 mu A to 358 nA at 25 degrees C, as compared to the traditional design with MOS capacitor in the test chip fabricated in a 65 nm CMOS process. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:64 / 70
页数:7
相关论文
共 26 条
[1]   Analog circuits in ultra-deep-submicron CMOS [J].
Annema, AJ ;
Nauta, B ;
van Langevelde, R ;
Tuinhout, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) :132-143
[2]   Analog characteristics of metal-insulator-metal capacitors using PECVD nitride dielectrics [J].
Babcock, JA ;
Balster, SG ;
Pinto, A ;
Dirnecker, C ;
Steinmann, P ;
Jumpertz, R ;
El-Kareh, B .
IEEE ELECTRON DEVICE LETTERS, 2001, 22 (05) :230-232
[3]   BSIM4 gate leakage model including source-drain partition [J].
Cao, KM ;
Lee, WC ;
Liu, W ;
Jin, X ;
Su, P ;
Fung, SKH ;
An, JX ;
Yu, B ;
Hu, C .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :815-818
[4]   High-density MIM capacitors using Al2O3 and AlTiOx dielectrics [J].
Chen, SB ;
Lai, CH ;
Chin, A ;
Hsieh, JC ;
Liu, J .
IEEE ELECTRON DEVICE LETTERS, 2002, 23 (04) :185-187
[5]   Impact of gate direct tunneling current on circuit performance: A simulation study [J].
Choi, CH ;
Nam, KY ;
Yu, ZP ;
Dutton, RW .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (12) :2823-2829
[6]  
Gebreselasie E, 2011, US Patent, Patent No. [7,876,547, 7876547]
[7]   A high performance MIM capacitor using HfO2 dielectrics [J].
Hu, H ;
Zhu, CX ;
Lu, YF ;
Li, MF ;
Cho, BJ ;
Choi, WK .
IEEE ELECTRON DEVICE LETTERS, 2002, 23 (09) :514-516
[8]  
Hu M-C, 2004, US Patent, Patent No. [6,743,671, 6743671]
[9]   Overview of on-chip electrostatic discharge protection design with SCR-based devices in CMOS integrated circuits [J].
Ker, MD ;
Hsu, KC .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (02) :235-249
[10]   Whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits for submicron CMOS VLSI [J].
Ker, MD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (01) :173-183