Spintronic logic design methodology based on spin Hall effect-driven magnetic tunnel junctions

被引:38
作者
Kang, Wang [1 ,2 ,3 ]
Wang, Zhaohao [4 ]
Zhang, Youguang [1 ,2 ]
Klein, Jacques-Olivier [4 ]
Lv, Weifeng [3 ]
Zhao, Weisheng [1 ,2 ,4 ]
机构
[1] Beihang Univ, Spintron Interdisciplinary Ctr SIC, Beijing 100191, Peoples R China
[2] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[3] Beihang Univ, Sch Comp Sci & Engn, Beijing 100191, Peoples R China
[4] Univ Paris 11, CNRS, IEF, F-91405 Orsay, France
基金
中国国家自然科学基金; 中国博士后科学基金;
关键词
direct cascading; magnetic tunnel junction; spin Hall effect; spintronic logic; ELECTRONICS; MRAM;
D O I
10.1088/0022-3727/49/6/065008
中图分类号
O59 [应用物理学];
学科分类号
摘要
Conventional complementary metal-oxide-semiconductor (CMOS) technology is now approaching its physical scaling limits to enable Moore's law to continue. Spintronic devices, as one of the potential alternatives, show great promise to replace CMOS technology for next-generation low-power integrated circuits in nanoscale technology nodes. Until now, spintronic memory has been successfully commercialized. However spintronic logic still faces many critical challenges (e.g. direct cascading capability and small operation gain) before it can be practically applied. In this paper, we propose a standard complimentary spintronic logic (CSL) design methodology to form a CMOS-like logic design paradigm. Using the spin Hall effect (SHE)-driven magnetic tunnel junction (MTJ) device as an example, we demonstrate CSL implementation, functionality and performance. This logic family provides a unified design methodology for spintronic logic circuits and partly solves the challenges of direct cascading capability and small operation gain in the previously proposed spintronic logic designs. By solving a modified Landau-Lifshitz-Gilbert equation, the magnetization dynamics in the free layer of the MTJ is theoretically described and a compact electrical model is developed. With this electrical model, numerical simulations have been performed to evaluate the functionality and performance of the proposed CSL design. Simulation results demonstrate that the proposed CSL design paradigm is rather promising for low-power logic computing.
引用
收藏
页数:11
相关论文
共 28 条
[1]   Magnetic domain-wall logic [J].
Allwood, DA ;
Xiong, G ;
Faulkner, CC ;
Atkinson, D ;
Petit, D ;
Cowburn, RP .
SCIENCE, 2005, 309 (5741) :1688-1692
[2]  
[Anonymous], IEDM
[3]   Spin transfer switching in the nanosecond regime for CoFeB/MgO/CoFeB ferromagnetic tunnel junctions [J].
Aoki, Tatsuya ;
Ando, Yasuo ;
Watanabe, Daisuke ;
Oogane, Mikihiko ;
Miyazaki, Terunobu .
JOURNAL OF APPLIED PHYSICS, 2008, 103 (10)
[4]   TUNNELING CONDUCTANCE OF ASYMMETRICAL BARRIERS [J].
BRINKMAN, WF ;
DYNES, RC ;
ROWELL, JM .
JOURNAL OF APPLIED PHYSICS, 1970, 41 (05) :1915-&
[5]   Novel STT-MTJ Device Enabling All-Metallic Logic Circuits [J].
Bromberg, David M. ;
Morris, Daniel H. ;
Pileggi, Larry ;
Zhu, Jian-Gang .
IEEE TRANSACTIONS ON MAGNETICS, 2012, 48 (11) :3215-3218
[6]  
BYCHKOV YA, 1984, JETP LETT+, V39, P78
[7]   The emergence of spin electronics in data storage [J].
Chappert, Claude ;
Fert, Albert ;
Van Dau, Frederic Nguyen .
NATURE MATERIALS, 2007, 6 (11) :813-823
[8]   Spin-orbit torque magnetization switching of a three-terminal perpendicular magnetic tunnel junction [J].
Cubukcu, Murat ;
Boulle, Olivier ;
Drouard, Marc ;
Garello, Kevin ;
Avci, Can Onur ;
Miron, Ioan Mihai ;
Langer, Juergen ;
Ocker, Berthold ;
Gambardella, Pietro ;
Gaudin, Gilles .
APPLIED PHYSICS LETTERS, 2014, 104 (04)
[9]   CURRENT-INDUCED SPIN ORIENTATION OF ELECTRONS IN SEMICONDUCTORS [J].
DYAKONOV, MI ;
PEREL, VI .
PHYSICS LETTERS A, 1971, A 35 (06) :459-&
[10]   A 4-mb toggle MRAM based on a novel bit and switching method [J].
Engel, BN ;
Akerman, J ;
Butcher, B ;
Dave, RW ;
DeHerrera, M ;
Durlam, M ;
Grynkewich, G ;
Janesky, J ;
Pietambaram, SV ;
Rizzo, ND ;
Slaughter, JM ;
Smith, K ;
Sun, JJ ;
Tehrani, S .
IEEE TRANSACTIONS ON MAGNETICS, 2005, 41 (01) :132-136